DBcond
Decrement and Branch Conditionally (Standard)
13-96
Cycles 4
Status Bits LUF Unaffected
LV Unaffected
UF Unaffected
NUnaffected
ZUnaffected
VUnaffected
CUnaffected
OVM Operation is not affected by OVM bit value.
Example CMPI 200,R3
DBLT AR3,R2
Before Instruction After Instruction
R2 00 0000 009F R2 00 0000 009F
R3 00 0000 0080 R3 00 0000 0080
AR3 00 0012 AR3 00 0011
PC 005F PC 009F
LUF 0LUF 0
LV 0LV 0
UF 0UF 0
N1N1
Z0Z0
V0V0
C0C0
Mode Bit