PowerPC™ 405 Processor Block Reference Guide www.xilinx.com 213
UG018 (v2.0) August 20, 2004 1-800-255-7778
R

Appendix B

Signal Summary

Interface Signals

Tabl e B-1 lists the PowerPC 405 interface signals in alphabetical order. A cross reference is
provided to each signal description. The signal naming conventions used are described in
“Signal Naming Conventions” in Chapter 2.
Table B-1: PowerPC 405 Interface Signals in A lphabetical Order
Signal FPGA
Type aI/O
Type Interface If Unused
Ties To:bFunction
APUFCMDECODED V-4 O F CM No
Connect Indicates APU Controller decoded
FCM instruction.
APUFCMDECUDI[0:2] V-4 O F CM No
Connect Indicates which UDI is decoded
(binary encoded).
APUFCMDECUDIVALID V-4 O FC M No
Connect Valid signals for APUFCMDECUDI.
APUFCMENDIAN V-4 O F CM No
Connect Indicates load/store instruction has
true little-endian storage attribute.
APUFCMFLUSH V-4 O F CM No
Connect Flush APU instruction in the FCM.
APUFCMINSTRUCTION[0:31] V-4 O F CM N o
Connect Instruction being presented to the
FCM.
APUFCMINSTRVALID V-4 O FC M No
Connect Valid APU instruction decoded by
APU Controller, or instruction passed
to FCM for decoding.
APUFCMLOADBYTEEN[0:3])V-4OFCMNo
Connect Specifies the valid bytes for the word
on APUFCMLOADDATA.
APUFCMLOADDATA[0:31] V-4 O F CM N o
Connect Data word loaded from storage to the
APU register file.
APUFCMLOADDVALID V-4 O FC M No
Connect Data valid signal for
APUFCMLOADDATA.
APUFCMOPERANDVALID V-4 O FC M No
Connect Instruction operand valid.
APUFCMRADATA[0:31] V-4 O F CM N o
Connect Instruction operand from GPR(RA).
APUFCMRBDATA[0:31] V-4 O F CM N o
Connect Instruction operand from GPR(RB).
APUFCMWRITEBACKOK V-4 O FC M No
Connect Safe for FCM to commit internal state
change.