230 www.xilinx.com PowerPC™ 405 Processor Block Reference Guide
1-800-255-7778 UG018 (v2.0) August 20, 2004
Appendix C: Processor Block Timing Model
R
TPCKDO_PLB Data outputs C405PLBDCUWRDBUS[0:63]
TPCKAO_PLB Address outputs C405PLBDCUABUS[0:31]
C405PLBICUABUS[0:29]
Clock:
TPPWH Clock pulse width, High state P LBCLK
TPPWL Clock pulse width, Low state PLBCLK
Table C-5: Parameters Relative to the PLB Clock (PLBCLK) (Continued)
Parameter Function Signals
Table C-6: Parameters Relative to the JTAG Clock (JTAGC405TCK)
Parameter Function Signals
Setup/Hold:
TPCCK_JTAG/TPCKC_JTAG Control inputs JTGC405BNDSCANTDO
JTGC405TDI
JTGC405TMS
JTGC405TRSTNEG
CPMC405CORECLKINACTIVE
DBGC405EXTBUSHOLDACK
Clock to Out:
TPCKCO_JTAG Control outputs C405JTGCAPTUREDR
C405JTGEXTEST(1)
C405JTGPGMOUT(2)
C405JTGSHIFTDR
C405JTGTDO(1)
C405JTGTDOEN(1)
C405JTGUPDATEDR
Clock:
TJPWH Clock pulse width, High state JTGC405TCK
TJPWL Clock pulse width, Low state JTGC405TCK
Notes:
1. Synchronous to the negative edge of JTGC405TCK
2. Synchronous to CPMC405CLOCK
Table C-7: Parameters Relative to the ISOCM Clock (BRAMISOCMCLK)
Parameter Function Signals
Setup/Hold:
TPDCK_ISOCM
TPCKD_ISOCM Data inputs BRAMISOCMRDDBUS[0:63]