Intel UPI-C42, UPI-L42 Waveforms, Read OPERATION-DATA BUS Buffer Register, Clock Timing

Page 21

UPI-C42/UPI-L42

WAVEFORMS

READ OPERATION—DATA BUS BUFFER REGISTER

290414 – 22

WRITE OPERATION—DATA BUS BUFFER REGISTER

290414 – 23

CLOCK TIMING

290414 – 24

21

Image 21
Contents DIP Pin ConfigurationPin Description UPI-C42/UPI-L42Block Diagram UPI-C42/L42 Product Selection Guide UPI-C42 Low power Chmos version of the UPI-42Intel 82C42 UPI-L42 The low voltage 3.3V version of the UPI-C42UPI-42 Compatible Features Bits of StatusIBF OBF Program Memory Bank Switch UPI-C42 FeaturesInterrupt Routines Suspend Suspend Mode SummaryNew Instructions NEW UPI-C42 InstructionsRDÝ, WRÝ XTAL1, XTAL2Xtal Programming and Verifying the UPI-C42BUS ProgVerify Quick-Pulse Programming AlgorithmSecurity BIT Security BIT PROGRAMMING/ VerificationSignature Mode Sync ModeVerification Access Code Applications Sync Mode Timing DiagramsUPI-C42 80-Column Matrix Printer Interface UPI-C42-8243 Keyboard ScannerRESET, SS XTAL2, ResetAbsolute Maximum Ratings UPI-C42 UPI-L42DC Characteristics AC Characteristics DBB ReadDBB Write AC Characteristics DMA AC Characteristics PortClock AC Testing INPUT/OUTPUT Waveform AC Testing Load Circuit AC CHARACTERISTICS-PROGRAMMING UPI-C42 and UPI-L42Driving from AN External Source LC Oscillator Mode Crystal Oscillator ModeRead OPERATION-DATA BUS Buffer Register WaveformsWrite OPERATION-DATA BUS Buffer Register Clock TimingCombination PROGRAM/VERIFY Mode Verify ModeWaveforms Port Timing During External Access EA DMAPort Accumulator UPI Instruction SetJmpp @A Revision Summary