Intel UPI-L42, UPI-C42 specifications Access Code

Page 12

UPI-C42/UPI-L42

Table 3. Signature Mode Table

 

Address

Device

No. of

 

Type

Bytes

 

 

 

 

 

 

 

 

Test Code/Checksum

0

0FH

ROM/OTP

25

 

16H

1EH

 

 

 

 

 

 

 

Intel Signature

10H

11H

ROM/OTP

2

 

 

 

 

 

User Signature

12H

13H

OTP

2

 

 

 

 

 

Test Signature

14H

15H

ROM/OTP

2

 

 

 

 

 

Security Byte

1FH

or 3FH

ROM/OTP

2

 

 

 

 

 

UPI-C42 Intel Signature

20H

21H

ROM/OTP

2

 

 

 

 

 

User Defined UPI-C42 OTP EPROM Space

22H

3EH

ROM/OTP

30

 

 

 

 

 

ACCESS CODE

The following table summarizes the access codes required to invoke the Sync Mode, Signature Mode, and the Security Bit, respectively. Also, the programming and verification modes are included for comparison.

 

 

 

 

Control Signals

 

 

 

 

Data Bus

 

 

 

 

 

 

 

 

Access Code

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Modes

 

 

 

 

 

 

 

 

 

 

Port 2

 

 

 

Port 1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

T0

RST

SS

EA

PROG

VDD

VCC

0

1

2

3

4

5

6

7

0

1

2

3

0

1

2

3

4

5 6 7

Programming

0

0

1

HV

1

VDDH

VCC

 

 

 

Address

 

 

 

Addr

 

a0 a1 X

X

X

X X X

Mode

 

0

1

1

HV

STB

VDDH

VCC

 

 

 

Data In

 

 

 

Addr

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Verification

0

0

1

HV

1

VCC

VCC

 

 

 

Address

 

 

 

Addr

 

a0 a1 X

X

X

X X X

Mode

 

1

1

1

HV

1

VCC

VCC

 

 

 

Data Out

 

 

 

Addr

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Sync Mode

STB

0

HV

0

X

VCC

VCC

X

X

X

X

X

X

X

X

X X X

 

X

X

X X X X X X

 

 

High

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Signature

Prog

0

0

1

HV

1

VDDH

VCC

 

Addr. (see Sig Mode Table)

 

0

0

0

 

0

1

1

1

1

X X 1

Mode

 

0

1

1

HV

STB

VDDH

VCC

 

 

 

Data In

 

 

 

0

0

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Verify

0

0

1

HV

1

VCC

VCC

 

Addr. (see Sig Mode Table)

 

0

0

0

 

 

 

 

 

 

 

 

 

1

1

1

HV

1

VCC

VCC

 

 

 

Data Out

 

 

 

0

0

0

 

 

 

 

 

 

 

Security

Prog

0

0

1

HV

1

VDDH

VCC

 

 

 

Address

 

 

 

0

0

0

 

 

 

 

 

 

 

Bit/Byte

 

0

1

1

HV

STB

VDDH

VCC

 

 

 

Data In

 

 

 

0

0

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Verify

0

0

1

HV

1

VCC

VCC

 

 

 

Address

 

 

 

0

0

0

 

 

 

 

 

 

 

 

 

1

1

1

HV

1

VCC

VCC

 

 

 

Data Out

 

 

 

0

0

0

 

 

 

 

 

 

 

NOTE:

1. a0 e 0 or 1; a1 e 0 or 1. a0 must e a1.

12

Image 12
Contents Configuration DIP PinUPI-C42/UPI-L42 Pin DescriptionBlock Diagram UPI-C42 Low power Chmos version of the UPI-42 UPI-C42/L42 Product Selection GuideIntel 82C42 UPI-L42 The low voltage 3.3V version of the UPI-C42UPI-42 Compatible Features Bits of StatusIBF OBF Program Memory Bank Switch UPI-C42 FeaturesInterrupt Routines Suspend Mode Summary SuspendNEW UPI-C42 Instructions New InstructionsRDÝ, WRÝ XTAL1, XTAL2Programming and Verifying the UPI-C42 XtalBUS ProgQuick-Pulse Programming Algorithm VerifySecurity BIT Security BIT PROGRAMMING/ VerificationSignature Mode Sync ModeVerification Access Code Sync Mode Timing Diagrams ApplicationsUPI-C42-8243 Keyboard Scanner UPI-C42 80-Column Matrix Printer InterfaceXTAL2, Reset RESET, SSAbsolute Maximum Ratings UPI-C42 UPI-L42DC Characteristics AC Characteristics DBB ReadDBB Write AC Characteristics DMA AC Characteristics PortClock AC CHARACTERISTICS-PROGRAMMING UPI-C42 and UPI-L42 AC Testing INPUT/OUTPUT Waveform AC Testing Load CircuitLC Oscillator Mode Crystal Oscillator Mode Driving from AN External SourceWaveforms Read OPERATION-DATA BUS Buffer RegisterWrite OPERATION-DATA BUS Buffer Register Clock TimingCombination PROGRAM/VERIFY Mode Verify ModeWaveforms Port Timing During External Access EA DMAPort UPI Instruction Set AccumulatorRevision Summary Jmpp @A