Intel IQ80332 manual Introduction, Purpose

Page 53

Intel® IQ80332 I/O Processor

Getting Started and Debugger

Getting Started and Debugger

B

B.1 Introduction

This appendix pertains to CodeLab version 2.3 and later which uses Microsoft's Visual Studio .NET. For CodeLab version 2.2 and earlier, refer to appendix B.

For more detailed information on JTAG and the 80332, please see the Intel® 80332 I/O Processor JTAG Support White Paper.

B.1.1

Purpose

 

 

 

 

 

The purpose of this appendix is to help the user setup and become familiar with the IQ80332

 

(IQ80332) and other related hardware and software. This appendix steps the user through an example

 

program using:

 

 

 

 

 

CodeLab EDE

CodeLab EDE debugger

Macraigor* Raven* JTAG

 

This programming also includes:

 

 

 

 

software setup

compiling

linking

debugging example code

 

The user tours the major features of the debugger and explores some of the basics of debugging. By

 

the end of this exercise, the user has been given a general understanding of the ATI* development

 

tools and can begin working on new applications.

 

 

B.1.2

Necessary Hardware and Software

 

 

This example uses the ATI CodeLab plug-in for Microsoft* Visual Studio, the GNU* Pro compiler,

 

the Macraigor Raven JTAG connector, and the 80332.

 

B.1.3

Related Documents

 

Table 43.

Related Documents

 

 

 

 

 

Document Title

Document #

 

 

Intel® 80332 I/O Processor Developer’s Manual

273517

Intel® 80200 Processor based on Intel® XScaleMicroarchitecture Developer’s Manual

273411

Hot-Debug for Intel® XScaleCore Debug White Paper

273539

ARM Assemblers Guide (http://www.arm.com/support/574FKU/$File/ADS_AssemblerGuide_B.pdf)

 

 

 

ADS Debug Target Guide (http://www.arm.com/support/574FWT/$File/ADS_DebugTargetGuide_D.pdf)

 

 

 

CodeLab Debug for ARMa

 

a.This document installs to C:\Ati\docs\codelab debug.pdf.

Many of these documents load as part of ATI CodeLab install (Start/Programs/ Accelerated Technology/Documentation). This menu contains both the ARM* ADS and CodeLab documents.

Evaluation Platform Board Manual

53

Image 53
Contents Evaluation Platform Board Manual Intel IQ80332 I/O ProcessorIntel IQ80332 I/O Processor Evaluation Platform Board Manual Contents 6.3 2.2 Figures Examples 001 Initial Release Revision HistoryDate Revision Description Other Related Documents Document Purpose and ScopeComponent References Electronic InformationElectronic Information Component ReferenceDefinition Terms and DefinitionsTerms and Definitions Intel 80332 I/O Processor 231 Feature Definition Summary of FeaturesFirst-Time Installation and Test Kit ContentHardware Installation Power Requirements Contents of the Flash Factory SettingsDevelopment Strategy Supported Tool BucketsTarget Monitors RedHat RedBootJtag Debug Communication Host Communications ExamplesSerial-UART Communication Network Communication Example Network CommunicationGNUPro GDB/Insight Communicating with RedBootIntel IQ80332 I/O Processor GDB set remotebaud Connecting with GDBThis Page Left Intentionally Blank Target Market Functional DiagramBoard Form-Factor/Connectivity Form-Factor/Connectivity FeaturesPower Features PowerMemory Subsystem Battery BackupFlash Memory Requirements Flash Memory RequirementsInterrupt System Resource Interrupt RoutingExternal Interrupt Routing to Intel 80332 I/O Processor 80332 populates the peripheral bus as depicted by Figure Peripheral Bus FeaturesFlash ROM Flash ROM FeaturesUart Rotary SwitchNon-Volatile RAM Audio BuzzerRead Name Description Write Battery StatusBattery Status Buffer Requirements Console Serial Port Debug InterfaceJtag Port Pin-out Jtag DebugJtag Port Reset Requirements/Schemes Board Reset SchemeSwitch Summary Switches and JumpersDefault Switch Settings of S7A1- Visual Switch SummaryGeneral Purpose Input/Output Header Connector SummaryJumper Summary Switch S1C2 80332 Reset Detail Descriptions of Switches/JumpersSwitch S6A1 BPCI-X Reset Switch S8A1 RotaryS7A1-4 PCI-X Bus B Speed Enable Settings and Operation Mode Switch S7A1-3 Retry Settings and Operation ModeS7A1-10 Operation Mode S7A1-8 Operation ModeS7A1-9 Operation Mode Jumper J1D2 Uart Control Jumper J7D1 Flash bit-widthJumper J1C1 Jtag Chain Jumper J7B4 SMBus Header Jumper J9D3 Buzzer Volume ControlComponents on the Peripheral Bus DramSoftware Reference Address Range in Hex Size Data Bus Width Description Peripheral Bus Memory MapIntel 80332 I/O Processor Memory Map Board Support Package BSP ExamplesVirtual Address Physical Address Size Description RedBoot* Intel 80332 I/O Processor Memory MapRedBoot Intel 80332 I/O Processor Files RedBoot 80332 DDR Memory Initialization Sequence IQ80321 and IQ80332 Comparisons This Page Left Intentionally Blank Purpose IntroductionRelated Web Sites Hardware Setup SetupSoftware Flow Diagram Software SetupCreating a New Project New Project SetupConfiguration Overview Flashing with JtagUsing Flash Programmer Building an Executable File From Example Code Debugging Out of FlashManually Loading and Executing an Application Program Launching and Configuring DebuggerRunning the CodeLab Debugger Displaying Source Code Using BreakpointsStepping Through the Code Setting CodeLab Debug OptionsExploring the CodeLab Debug Windows Variables Window Registers WindowWatch Window Hardware and Software Breakpoints Debugging BasicsSoftware Breakpoints Hardware Breakpoints3 C.9.3 Exceptions/Trapping

IQ80332 specifications

The Intel IQ80332 is a high-performance microprocessor designed primarily for embedded applications, showcasing Intel's commitment to delivering powerful computing solutions for a variety of industries. Launched as part of Intel’s post-Pentium architecture, the IQ80332 is built on a robust architecture that combines efficiency with advanced performance capabilities, making it particularly suitable for industrial, telecommunications, and networking environments.

One of the standout features of the IQ80332 is its support for wireless communication technologies, providing seamless connectivity options for embedded devices. The chip integrates advanced power management features, enabling it to operate efficiently, which is crucial for systems that demand low power consumption without sacrificing performance.

The processor is built on a scalable architecture that supports a wide range of applications, from simple control operations to complex data processing tasks. It has a diverse instruction set, allowing developers to leverage a variety of programming paradigms for optimizing application performance. This versatility makes the IQ80332 a preferred choice for developers looking to build sophisticated embedded systems.

Another key characteristic of the IQ80332 processor is its robust security features. It includes hardware-level security measures that help protect sensitive data and maintain system integrity—an essential requirement in today’s connected environments where cyber threats are prevalent.

Additionally, the Intel IQ80332 supports multiple system interfaces, allowing for easy integration with various peripherals. Its compatibility with industry-standard buses makes it an ideal choice for upgrading existing systems without extensive redesign efforts.

Moreover, the chip is capable of running multiple operating systems, which provides developers with flexibility in choosing the best software platforms for their applications. This multitasking ability contributes to its efficiency, making it a noteworthy contender in the embedded processing market.

In summary, the Intel IQ80332 microprocessor is characterized by high performance, low power consumption, and robust security features. Its versatility, combined with advanced connectivity options and strong support for multiple operating systems, makes it a valuable asset in the development of next-generation embedded systems across a multitude of sectors. As industries continue to evolve, the IQ80332 remains a compelling solution for engineers and developers seeking reliable and efficient computing power.