IBM PC 300GL manual Input/output address map, O address map Address hex Size Description, LPT3

Page 55

Input/output address map

The following lists resource assignments for the I/O address map. Any addresses that are not shown are reserved.

Table 33. I/O address map

Address (hex)

Size

Description

 

 

 

0000–000F

16 bytes

DMA 1

 

 

 

0010–001F

16 bytes

General I/O locations - available to PCI bus

 

 

 

0020–0021

2 bytes

Interrupt controller 1

 

 

 

0023–003F

30 bytes

General I/O locations - available to PCI bus

 

 

 

0040–0043

4 bytes

Counter/timer 1

 

 

 

0044–00FF

28 bytes

General I/O locations - available to PCI bus

 

 

 

0060

1 byte

Keyboard controller byte - reset IRQ

 

 

 

0061

1 byte

System port B

 

 

 

0064

1 byte

Keyboard controller, CMB/STAT byte

 

 

 

0070, bit 7

1 bit

Enable NMI

 

 

 

0070, bits 6:0

1 bit

Real-time clock, address

 

 

 

0071

1 byte

Real-time clock, data

 

 

 

0072–007F

14 bytes

General I/O locations - available to PCI bus

 

 

 

0080

1 byte

POST checkpoint register during POST only

 

 

 

008F

1 byte

Refresh page register

 

 

 

0080–008F

16 bytes

ICH1, DMA page registers

 

 

 

0090–0091

15 bytes

General I/O locations - available to PCI bus

 

 

 

0092

1 byte

PS/2 keyboard controller registers

 

 

 

0093–009F

15 bytes

General I/O locations

 

 

 

00A0–00A1

2 bytes

Interrupt controller 2

 

 

 

00A2–00BF

30 bytes

APM control

 

 

 

00C0–00DF

31 bytes

DMA 2

 

 

 

00E0–00EF

16 bytes

General I/O locations - available to PCI bus

 

 

 

00F0

1 byte

Coprocessor error register

 

 

 

00F1–016F

127 bytes

General I/O locations - available to PCI bus

 

 

 

0170–0177

8 bytes

Secondary IDE channel

 

 

 

01F0–01F7

8 bytes

Primary IDE channel

 

 

 

0200–0207

8 bytes

Available

 

 

 

0220–0227

8 bytes

Serial port 3 or 4

 

 

 

0228–0277

80 bytes

General I/O locations - available to PCI bus

 

 

 

0278–027F

8 bytes

LPT3

 

 

 

48PC 300 GL and 300 PL

Image 55
Contents HcchM mlmiM mlni hcc mlml HcchM mlmiM mlni hcc mlml Second Edition March Contents Page Related publications PrefaceTerminology System Overview FeaturesCD-RW Wake on LAN Adsl modemsWake on Ring PC 300 GL and 300 PL Chip set control System board featuresIntel Pentium III microprocessor with MMX technology L2 CacheTable . Memory Configuration MB Total Memory Mem O IDE bus master interface PCI BusUSB interface Video Subsystem IRQ Video subsystem resources Resource AssignmentROM RAMAudio Subsystem Diskette Drive Interface Integrated peripheral controllerSerial ports Keyboard and mouse ports Parallel portExpansion adapters Network connectionReal-time clock and Cmos Flash EepromPhysical layout Ýdimm Rocker switchesLarge rocker switch settings Microprocessor Speed Connector panel Cable connectorsSmall rocker switch settings Function 18 PC 300 GL and 300 PL USB 20 PC 300 GL and 300 PL PC 300 GL and PL desktop Physical specificationsAcoustical noise-emission values PC300 PL and GL towerHeat output AirflowPhysical specifications 24 PC 300 GL and 300 PL Power input requirements Specification Measurements Power supplyPower input Power outputUSB port Supply voltage Maximum current Tolerance Component outputsSystem board Supply voltage Maximum current Tolerance Keyboard port Supply voltage Maximum current ToleranceOutput protection Connector descriptionVideo port pin Supply voltage Maximum current Tolerance 28 PC 300 GL and 300 PL Plug and Play System softwareFlash update utility program Configuration/Setup Utility programAdvanced Power Management APM Advanced Configuration and Power Interface AcpiHardware compatibility System compatibilityHardware interrupts Software interrupts Software compatibilityMachine-sensitive programs DDC2B Appendix A. Connector pin assignmentsSvga monitor connector Svga monitor port connector pin assignments Pin SignalSystem memory connector DVI-I monitor connectorDQ3 VSS DQ0DQ1 DQ2DQMB2 BA0 BA1CK1 CK0 CKE0System memory connector pin input/output Pin Signal name DQMB4# DQMB1# GNDVDD WE# CAS# DQMB0#SA0 VDD VrefGND CK2 SA0 SDAPCI connector pin assignments Pin Signal PCI connectorsDEVSEL# FRAME#IRDY# TRDY#IDE connector pin assignments Pin Signal IDE connectorsMSEN1 Diskette drive connectorDiskette drive connector pin assignments Pin Signal MSEN0Wake on LAN connectors Power supply connectorUSB port connectors Keyboard port connector pin assignments Pin Signal Mouse and keyboard port connectorsSerial port connector Mouse port connector pin assignments Pin SignalParallel port connector pin assignments Pin Signal Parallel port connectorSystem memory map Appendix B. System address mapsFFFE0000-FFFFFFFF O address map Address hex Size Description Input/output address mapLPT3 COM1 COM2LPT2 LPT1DMA I/O address map PCI configuration space map 52 PC 300 GL and 300 PL IRQ channel assignments Appendix C. IRQ and DMA channel assignmentsSystem resource DMA channel assignments Data width System resource Post error codes Appendix D. Error codesBeep codes 56 PC 300 GL and 300 PL IBM Appendix E. Notices and Trademarks58 PC 300 GL and 300 PL Bibliography 60 PC 300 GL and 300 PL PCI IndexUart