Quatech ESC-100 user manual Port Address Range

Page 11

4 Address Map and Special Registers

This chapter explains how the eight UARTs and special registers are addressed, as well as the layout of those registers. This material will be of interest to programmers writing driver software for the ESC-100.

4.1 Base Address and Interrupt Level (IRQ)

The base address and IRQ used by the ESC-100 are determined by the BIOS or operating system. Each serial port uses 8 consecutive I/O locations. The eight ports reside in a single block of I/O space in eight-byte increments, for a total of 64 contiguous bytes, as shown in Figure 6.

Port

I/O Address Range

 

 

 

 

Serial 1

Base Address + 0

to

Base Address + 7

 

 

 

 

Serial 2

Base Address + 8

to

Base Address + 15

 

 

 

 

Serial 3

Base Address + 16

to

Base Address + 23

 

 

 

 

Serial 4

Base Address + 24

to

Base Address + 31

 

 

 

 

Serial 5

Base Address + 32

to

Base Address + 39

 

 

 

 

Serial 6

Base Address + 40

to

Base Address + 47

 

 

 

 

Serial 7

Base Address + 48

to

Base Address + 55

 

 

 

 

Serial 8

Base Address + 56

to

Base Address + 63

 

 

 

 

Figure 6 --- Port Address Map

All eight serial ports share the same IRQ. The ESC-100 signals a hardware interrupt when any port requires service. The interrupt signal is maintained until no port requires service. Interrupts are level-sensitive on the PCI bus.

The base address and IRQ are automatically detected by the device drivers Quatech supplies for various operating systems. For cases where no device driver is available, such as for operation under DOS, Quatech supplies the "QTPCI" DOS software utility for manually determining the resources used. See page 16 for details.

Quatech ESC-100 User's Manual

11

Image 11
Contents ESC-100 Warranty Information Page Declaration of Conformity Viewing Resources with Device Manager Address Map and Special RegistersBase Address and Interrupt Level IRQ Enhanced Serial Adapter IdentificationGeneral Information Connector TypeIND Option --- Surge Suppression Upgrade FeaturesEnable Scratchpad Register SPAD, J4 Hardware ConfigurationFactory Default Configuration Clock multiplier jumper options Force High-Speed Uart Clock X2, X4, or X8, J1-J3Jumper/connector locations Hardware InstallationPort Address Range Interrupt Status Register Enabling the Special RegistersBit Name Description Options RegisterRR1 RR0 Clock Rate MultiplierWindows Millennium Windows ConfigurationWindows Windows Windows Windows NT Viewing Resources with Device Manager Page DOS and other operating systems DOS and Other Operating SystemsQTPCI.EXE Basic Mode display QTPCI.EXE Expert Mode display OS/2 External Connections ESC-100D Connector Pinouts ESC-100D Channel Output ConfigurationESC-100D Output Connectors CTS DSR ESC-100M only INTA# PCI Resource Map10Specifications Maximum Load pF Data Rate 10% 15% 20% 25% Kbaud Trans Time Computer will not boot up TroubleshootingESC-100D/M Revision March