Cypress STK14C88-5 manual Best Practices, Hardware Mode Selection, A13-A0 Mode Power

Page 6

STK14C88-5

Best Practices

nvSRAM products have been used effectively for over 15 years. While ease of use is one of the product’s main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices:

The nonvolatile cells in an nvSRAM are programmed on the test floor during final test and quality assurance. Incoming inspection routines at customer or contract manufacturer’s sites sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product’s firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on should always program a unique NV pattern (for example, complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system

Table 1. Hardware Mode Selection

manufacturing test to ensure these system routines work consistently.

Power up boot firmware routines should rewrite the nvSRAM into the desired state. While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs, incoming inspection routines, and so on).

The VCAP value specified in this data sheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the maximum VCAP value because the higher inrush currents may reduce the reliability of the internal pass transistor. Customers that want to use a larger VCAP value to make sure there is extra store charge should discuss their VCAP size selection with Cypress to understand any impact on the VCAP voltage level at the end of a tRECALL period.

 

CE

 

 

WE

 

 

HSB

A13–A0

Mode

IO

Power

 

H

 

 

X

 

 

H

X

Not Selected

Output High Z

Standby

 

 

 

 

 

 

 

 

 

 

 

 

 

L

 

 

H

 

 

H

X

Read SRAM

Output Data

Active[1]

 

L

 

 

L

 

 

H

X

Write SRAM

Input Data

Active

 

 

 

 

 

 

 

 

 

 

 

 

 

X

 

 

X

 

 

L

X

Nonvolatile STORE

Output High Z

ICC2[2]

 

L

 

 

H

 

 

H

0x0E38

Read SRAM

Output Data

Active ICC2[1, 3, 4, 5]

 

 

 

 

 

 

 

 

 

0x31C7

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x03E0

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x3C1F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x303F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x0FC0

Nonvolatile STORE

Output High Z

 

 

L

 

 

H

 

 

H

0x0E38

Read SRAM

Output Data

Active[1, 3, 4, 5]

 

 

 

 

 

 

 

 

 

0x31C7

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x03E0

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x3C1F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x303F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

0x0C63

Nonvolatile RECALL

Output High Z

 

Notes

1.I/O state assumes OE < VIL. Activation of nonvolatile cycles does not depend on state of OE.

2.HSB STORE operation occurs only if an SRAM WRITE has been done since the last nonvolatile cycle. After the STORE (if any) completes, the part goes into standby mode, inhibiting all operations until HSB rises.

3.CE and OE LOW and WE HIGH for output behavior.

4.The six consecutive addresses must be in the order listed. WE must be high during all six consecutive CE controlled cycles to enable a nonvolatile cycle.

5.While there are 15 addresses on the STK14C88-5, only the lower 14 are used to control software modes.

Document Number: 001-51038 Rev. **

Page 6 of 17

[+] Feedback

Image 6
Contents Cypress Semiconductor Corporation 198 Champion Court FeaturesFunctional Description San Jose, CA Document Number 001-51038 Rev Revised March 02Pin Configurations Pin DefinitionsSram Read AutoStore Inhibit modeDevice Operation Sram WriteSoftware Store Hardware Recall Power UpHardware Store HSB Operation Software RecallNoise Considerations Low Average Active PowerData Protection Hardware ProtectHardware Mode Selection A13-A0 Mode PowerBest Practices Operating Range DC Electrical CharacteristicsMaximum Ratings Data Retention and EnduranceCapacitance Thermal ResistanceAC Test Conditions AC Switching Characteristics Switching WaveformsParameter Description 35 ns 45 ns Unit Cypress Alt Min Max Switching AutoStore or Power Up Recall Parameter Alt Description STK14C88-5 Unit Min MaxSoftware Controlled STORE/RECALL Cycle Parameter Alt Description 35 ns 45 ns Unit Min MaxHardware Store Pulse Width Hardware Store CycleHardware Store High to Inhibit Off 700 Hardware Store Low to Store Busy 300Part Numbering Nomenclature STK14C88 5 C 35 M Ordering InformationPackage Diagram Pin 300-Mil Side Braze DILPad 450-Mil LCC Sales, Solutions, and Legal Information New data sheetDocument History

STK14C88-5 specifications

The Cypress STK14C88-5 is a high-performance, non-volatile static random-access memory (SRAM) solution that caters to a wide range of applications. This device seamlessly combines the benefits of SRAM technology with non-volatile memory, making it a compelling option for embedded systems requiring fast access speeds alongside persistent data storage.

One of the key features of the STK14C88-5 is its memory density. This chip comes with an 88 Kbit storage capacity, which is ample for various applications, including configuration storage and data logging in industrial systems, telecommunications, and consumer electronics. The memory is organized in a way that supports both byte-wise and word-wise access, ensuring flexibility to accommodate different data structures.

Speed is another attractive characteristic of the STK14C88-5. It operates at access speeds of up to 55 nanoseconds, providing quick read and write capabilities. This rapid performance is crucial for time-sensitive applications, enabling the device to handle real-time data processing effectively. The SRAM also supports a wide operating voltage range from 2.7V to 5.5V, making it versatile for different power supply configurations.

The device utilizes advanced technology to enhance reliability and endurance. The STK14C88-5 features built-in EEPROM technology, which allows it to retain data even when power is lost. This non-volatility is ideal for critical applications where data integrity is paramount.

In terms of interface, the STK14C88-5 provides a simple parallel interface, ensuring compatibility with various microcontrollers and processors. It also has control signals that support straightforward data read and write operations, allowing designers to integrate it easily into their existing architectures.

Moreover, the Cypress STK14C88-5 incorporates low-power consumption features, making it suitable for battery-operated devices. Its efficient power management ensures minimal energy usage without compromising performance, which is crucial in today’s energy-conscious environment.

Overall, the Cypress STK14C88-5 stands out with its combination of non-volatile storage, high-speed access, flexibility of operation, and power efficiency. These features make it an ideal choice for applications that demand reliable memory solutions with fast data processing capabilities, solidifying its position as a valuable component in the semiconductor industry.