Cypress CY7C1329H manual Features, Logic Block Diagram, Cypress Semiconductor Corporation

Page 1

CY7C1329H

2-Mbit (64K x 32) Pipelined Sync SRAM

Features

Functional Description[1]

Registered inputs and outputs for pipelined operation

64K × 32 common I/O architecture

3.3V core power supply

2.5V/3.3V I/O operation

Fast clock-to-output times

3.5 ns (for 166-MHz device)

4.0 ns (for 133-MHz device)

Provide high-performance 3-1-1-1 access rate

User-selectable burst counter supporting Intel

Pentium® interleaved or linear burst sequences

Separate processor and controller address strobes

Synchronous self-timed write

Asynchronous output enable

Offered in JEDEC-standard lead-free 100-pin TQFP package

“ZZ” Sleep Mode Option

The CY7C1329H SRAM integrates 64K x 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BW[A:D] and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.

Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV).

Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle. This part supports Byte Write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to four bytes wide as controlled by the Byte Write control inputs. GW when active LOW causes all bytes to be written.

The CY7C1329H operates from a +3.3V core power supply while all outputs operate with either a +2.5V or +3.3V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible.

Logic Block Diagram

 

 

 

 

 

 

 

 

A0, A1, A

ADDRESS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

REGISTER

 

2

A[1:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

MODE

 

 

 

 

 

 

 

 

 

ADV

 

 

 

Q1

 

 

 

 

 

CLK

 

 

BURST

 

 

 

 

 

 

 

COUNTER

 

 

 

 

 

 

 

CLR

AND

Q0

 

 

 

 

 

ADSC

 

 

LOGIC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ADSP

 

 

 

 

 

 

 

 

 

 

DQD

 

 

DQD

 

 

 

 

 

BWD

BYTE

 

 

BYTE

 

 

 

 

 

 

WRITE REGISTER

 

 

WRITE DRIVER

 

 

 

 

 

 

DQC

 

 

DQC

 

 

 

 

 

BWC

BYTE

 

 

BYTE

 

 

 

OUTPUT

 

 

WRITE REGISTER

 

 

WRITE DRIVER

MEMORY

SENSE

OUTPUT

DQ s

 

 

 

BUFFERS

 

 

 

 

 

ARRAY

REGISTERS

 

 

 

 

DQB

AMPS

E

 

 

DQB

 

 

 

 

 

 

 

 

 

 

 

 

BWB

BYTE

 

 

BYTE

 

 

 

 

 

 

 

WRITE DRIVER

 

 

 

 

 

 

WRITE REGISTER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

DQA

 

 

DQA

 

 

 

 

 

 

 

 

BYTE

 

 

 

 

 

BWA

BYTE

 

 

 

 

 

 

 

 

 

WRITE DRIVER

 

 

 

 

 

BWE

WRITE REGISTER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

GW

 

 

 

 

 

 

 

 

INPUT

ENABLE

PIPELINED

 

 

 

 

 

REGISTERS

CE1

REGISTER

 

 

 

 

 

 

ENABLE

 

 

 

 

 

 

CE2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CE3

 

 

 

 

 

 

 

 

 

OE

 

 

 

 

 

 

 

 

 

ZZ

SLEEP

 

 

 

 

 

 

 

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Note:

 

 

 

 

 

 

 

 

 

1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.

Cypress Semiconductor Corporation

198 Champion Court • San Jose, CA 95134-1709

408-943-2600

Document #: 38-05673 Rev. *B

 

Revised March 22, 2006

[+] Feedback

Image 1
Contents Logic Block Diagram FeaturesCypress Semiconductor Corporation Selection Guide Pin ConfigurationCY7C1329H 166 MHz 133 MHz UnitPin Definitions Burst Sequences Functional OverviewFirst Second Third Fourth Address A1, A0 Interleaved Burst Address Table Mode = Floating or VDDNext Cycle Add. Used Truth Table for Read/Write 2Function CY7C1329H Maximum Ratings Electrical Characteristics Over the Operating Range8Operating Range Ambient RangeThermal Resistance Capacitance10AC Test Loads and Waveforms Switching Characteristics Over the Operating Range 11 Read Cycle Timing17 Switching WaveformsWrite Cycle Timing17 CLZ Read/Write Cycle Timing17, 19DON’T Care ZZ Mode Timing21Ordering Information Package DiagramPin Tqfp 14 x 20 x 1.4 mm Document History Issue Date Orig. Description of Change