Cypress CY7C1365C manual Switching Characteristics Over the Operating Range11

Page 12

CY7C1365C

Switching Characteristics Over the Operating Range[11, 12]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

–133

 

 

–100

 

Parameter

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Description

 

 

 

 

 

Unit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Min.

 

Max.

Min.

 

Max.

 

 

 

 

 

 

 

 

 

 

t

 

V (Typical) to the First Access[13]

1

 

 

1

 

 

ms

POWER

 

DD

 

 

 

 

 

 

 

 

 

 

Clock

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCYC

 

Clock Cycle Time

 

7.5

 

 

10

 

 

ns

tCH

 

Clock HIGH

 

 

 

3.0

 

 

4.0

 

 

ns

tCL

 

Clock LOW

 

 

 

3.0

 

 

4.0

 

 

ns

Output Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCDV

 

Data Output Valid after CLK Rise

 

 

6.5

 

 

8.5

ns

tDOH

 

Data Output Hold after CLK Rise

2.0

 

 

2.0

 

 

ns

tCLZ

 

Clock to Low-Z[14, 15, 16]

0

 

 

0

 

 

ns

tCHZ

 

Clock to High-Z[14, 15, 16]

 

 

3.5

 

 

3.5

ns

tOEV

 

 

 

LOW to Output Valid

 

 

3.5

 

 

3.5

ns

OE

 

 

 

tOELZ

 

 

 

LOW to Output Low-Z[14, 15, 16]

0

 

 

0

 

 

ns

OE

 

 

 

tOEHZ

 

 

 

HIGH to Output High-Z[14, 15, 16]

 

 

3.5

 

 

3.5

ns

OE

 

 

 

Set-up Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tAS

 

Address Set-up before CLK Rise

1.5

 

 

1.5

 

 

ns

tADS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Set-up before CLK Rise

1.5

 

 

1.5

 

 

ns

ADSP,

ADSC

 

 

 

tADVS

 

 

 

 

 

 

 

Set-up before CLK Rise

1.5

 

 

1.5

 

 

ns

ADV

 

 

 

tWES

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

[A:D] Set-up before CLK Rise

1.5

 

 

1.5

 

 

ns

GW,

BWE,

BW

 

 

 

tDS

 

Data Input Set-up before CLK Rise

1.5

 

 

1.5

 

 

ns

tCES

 

Chip Enable Set-up

1.5

 

 

1.5

 

 

ns

Hold Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tAH

 

Address Hold after CLK Rise

0.5

 

 

0.5

 

 

ns

tADH

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Hold after CLK Rise

0.5

 

 

0.5

 

 

ns

ADSP,

ADSC

 

 

 

t

 

 

 

 

,

 

 

 

 

 

,

 

 

 

 

 

Hold after CLK Rise

0.5

 

 

0.5

 

 

ns

GW

BWE

BW

[A:D]

 

 

 

WEH

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tADVH

 

 

 

 

 

 

Hold after CLK Rise

0.5

 

 

0.5

 

 

ns

ADV

 

 

 

tDH

 

Data Input Hold after CLK Rise

0.5

 

 

0.5

 

 

ns

tCEH

 

Chip Enable Hold after CLK Rise

0.5

 

 

0.5

 

 

ns

Notes:

11.Timing reference level is 1.5V when VDDQ = 3.3V and is 1.25V when VDDQ = 2.5V.

12.Test conditions shown in (a) of AC Test Loads unless otherwise noted.

13.This part has a voltage regulator internally; tPOWER is the time that the power needs to be supplied above VDD(minimum) initially before a Read or Write operation can be initiated.

14.tCHZ, tCLZ,tOELZ, and tOEHZ are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.

15.At any given voltage and temperature, tOEHZ is less than tOELZ and tCHZ is less than tCLZ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions.

16.This parameter is sampled and not 100% tested.

Document #: 38-05690 Rev. *E

Page 12 of 18

[+] Feedback

Image 12
Contents Features Selection Guide Functional Description1133 MHz 100 MHz Unit Cypress Semiconductor CorporationLogic Block Diagram-CY7C1365C 256K x CY7C1365CPin Configurations 15CY7C1365CPin Tqfp Pinout 3 Chip Enable a version Pin Descriptions TqfpPower supply inputs to the core of the device Power supply for the I/O circuitryGround for the core of the device Ground for the I/O circuitryInterleaved Burst Address Table Mode = Floating or VDD Linear Burst Address Table Mode = GNDFunctional Overview ZZ Mode Electrical Characteristics Parameter Description Test Conditions Min Max UnitAddress Cycle Description Used Adsp Adsc ADV Write CLKTruth Table for Read/Write3 FunctionBWE BW D BW C BW B BW a Maximum Ratings Operating RangeAmbient Range GND ≤ V I ≤ V DDQThermal Resistance10 AC Test Loads and WaveformsSwitching Characteristics Over the Operating Range11 Timing Diagrams Read Cycle Timing17Write Cycle Timing18 Read/Write Timing17, 19 ZZ Mode Timing 21 Ordering InformationDON’T Care Package Diagram Pin Tqfp 14 x 20 x 1.4 mmIssue Date Orig. Description of Change Document HistoryREV ECN no