Cypress CY7C1350G manual Features, Logic Block Diagram, Cypress Semiconductor Corporation

Page 1

CY7C1350G

4-Mbit (128K x 36) Pipelined SRAM with NoBL™ Architecture

Features

Functional Description[1]

Pin compatible and functionally equivalent to ZBT™ devices

Internally self-timed output buffer control to eliminate the need to use OE

Byte Write capability

128K x 36 common I/O architecture

3.3V power supply (VDD)

2.5V/3.3V I/O power supply (VDDQ)

Fast clock-to-output times

— 2.6 ns (for 250-MHz device)

Clock Enable (CEN) pin to suspend operation

Synchronous self-timed writes

Asynchronous output enable (OE)

Available in lead-free 100-Pin TQFP package, lead-free and non-lead-free 119-Ball BGA package

Burst Capability—linear or interleaved burst order

“ZZ” Sleep mode option

The CY7C1350G is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350G is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consec- utive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which, when deasserted, suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 2.6 ns (250-MHz device)

Write operations are controlled by the four Byte Write Select (BW[A:D]) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry.

Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE) provide for easy bank selection and output tri-state control. In order to avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence.

Logic Block Diagram

 

 

 

 

 

 

 

 

 

 

 

 

A0, A1, A

ADDRESS

 

 

 

 

 

 

 

 

 

 

 

 

REGISTER 0

A1

D1

Q1

A1'

 

 

 

 

 

 

 

MODE

 

A0

D0 BURST Q0 A0'

 

 

 

 

 

 

 

 

ADV/LD

 

LOGIC

 

 

 

 

 

 

 

CLK

C

 

 

 

 

 

 

 

 

 

 

 

C

 

 

 

 

 

 

 

 

 

CEN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

WRITE ADDRESS

WRITE ADDRESS

 

 

 

 

 

 

 

 

 

 

REGISTER 1

REGISTER 2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

S

O

 

O

 

 

 

 

 

 

 

 

 

U

D

 

 

 

 

 

 

 

 

 

E

T

U

 

 

 

 

 

 

 

 

 

P

A

T

 

 

 

 

 

 

 

 

 

N

 

 

 

 

 

 

 

 

 

U

T

P

 

 

ADV/LD

 

 

 

 

 

 

S

T

A

U

 

 

 

 

WRITE REGISTRY

 

 

 

 

E

R

 

T

 

 

 

 

 

 

 

MEMORY

S

B

 

 

BWA

 

AND DATA COHERENCY

 

 

WRITE

 

E

DQs

 

 

 

 

ARRAY

 

 

BWB

 

CONTROL LOGIC

 

 

DRIVERS

A

G

T

U

DQPA

 

 

 

 

 

 

I

F

 

BWC

 

 

 

 

 

 

M

S

E

DQPB

 

 

 

 

 

 

 

F

 

BWD

 

 

 

 

 

 

P

T

E

E

DQPC

 

 

 

 

 

 

 

 

E

R

 

 

WE

 

 

 

 

 

 

S

R

R

DQPD

 

 

 

 

 

 

 

 

 

S

I

S

 

 

 

 

 

 

 

 

 

 

E

N

E

 

 

 

 

 

 

 

 

 

 

 

G

 

 

 

 

 

 

 

 

 

INPUT

E

 

INPUT

E

 

 

 

 

 

 

 

 

REGISTER 1

 

REGISTER 0

 

 

OE

READ LOGIC

 

 

 

 

 

 

 

 

 

 

CE1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CE2

 

 

 

 

 

 

 

 

 

 

 

 

CE3

 

 

 

 

 

 

 

 

 

 

 

 

ZZ

SLEEP

 

 

 

 

 

 

 

 

 

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Note:

 

 

 

 

 

 

 

 

 

 

 

 

1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.

Cypress Semiconductor Corporation

198 Champion Court • San Jose, CA 95134-1709

408-943-2600

Document #: 38-05524 Rev. *F

 

Revised July 5, 2006

[+] Feedback

Image 1
Contents Logic Block Diagram FeaturesCypress Semiconductor Corporation Champion Court San Jose , CA Document # 38-05524 Rev. *FSelection Guide Pin ConfigurationsCY7C1350G 250 MHz 200 MHz 166 MHz 133 MHz 100 MHz UnitPin Definitions Pin Configurations Ball BGA PinoutName Description Byte Write Inputs, active LOW . Qualified withFunctional Overview Linear Burst Address Table Mode = GND Interleaved Burst Address Table Mode = Floating or VDDPartial Truth Table for Read/Write 2, 3 ZZ Mode Electrical CharacteristicsOperation Address Used FunctionMaximum Ratings Electrical Characteristics Over the Operating Range10Operating Range Ambient RangeThermal Resistance Capacitance12AC Test Loads and Waveforms Parameter Description Test Conditions Tqfp 119 BGA Unit MaxSwitching Characteristics Over the Operating Range17 Read/Write Timing19, 20 Switching WaveformsCEN Address A1 A2NOP, STALL, and Deselect Cycles19, 20 ZZ Mode Timing23Ordering Information Pin Tqfp 14 x 20 x 1.4 mm Package DiagramsBall BGA 14 x 22 x 2.4 mm Document History Issue Orig. Description of Change Date