Cypress manual CY8C24223A, CY8C24423A

Page 13

CY8C24223A, CY8C24423A

Table 7. Register Map Bank 1 Table: Configuration Space (continued)

Name

Addr (1,Hex)

Access

Name

Addr (1,Hex)

Access

Name

Addr (1,Hex)

Access

Name

Addr (1,Hex)

Access

 

17

 

 

57

 

ASC21CR3

97

RW

 

D7

 

 

 

 

 

 

 

 

 

 

 

 

 

 

18

 

 

58

 

 

98

 

 

D8

 

 

 

 

 

 

 

 

 

 

 

 

 

 

19

 

 

59

 

 

99

 

 

D9

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1A

 

 

5A

 

 

9A

 

 

DA

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1B

 

 

5B

 

 

9B

 

 

DB

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1C

 

 

5C

 

 

9C

 

 

DC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1D

 

 

5D

 

 

9D

 

OSC_GO_EN

DD

RW

 

 

 

 

 

 

 

 

 

 

 

 

 

1E

 

 

5E

 

 

9E

 

OSC_CR4

DE

RW

 

 

 

 

 

 

 

 

 

 

 

 

 

1F

 

 

5F

 

 

9F

 

OSC_CR3

DF

RW

 

 

 

 

 

 

 

 

 

 

 

 

DBB00FN

20

RW

CLK_CR0

60

RW

 

A0

 

OSC_CR0

E0

RW

 

 

 

 

 

 

 

 

 

 

 

 

DBB00IN

21

RW

CLK_CR1

61

RW

 

A1

 

OSC_CR1

E1

RW

 

 

 

 

 

 

 

 

 

 

 

 

DBB00OU

22

RW

ABF_CR0

62

RW

 

A2

 

OSC_CR2

E2

RW

 

 

 

 

 

 

 

 

 

 

 

 

 

23

 

AMD_CR0

63

RW

 

A3

 

VLT_CR

E3

RW

 

 

 

 

 

 

 

 

 

 

 

 

DBB01FN

24

RW

 

64

 

 

A4

 

VLT_CMP

E4

R

 

 

 

 

 

 

 

 

 

 

 

 

DBB01IN

25

RW

 

65

 

 

A5

 

 

E5

 

 

 

 

 

 

 

 

 

 

 

 

 

DBB01OU

26

RW

AMD_CR1

66

RW

 

A6

 

 

E6

 

 

 

 

 

 

 

 

 

 

 

 

 

 

27

 

ALT_CR0

67

RW

 

A7

 

 

E7

 

 

 

 

 

 

 

 

 

 

 

 

 

DCB02FN

28

RW

 

68

 

 

A8

 

IMO_TR

E8

W

 

 

 

 

 

 

 

 

 

 

 

 

DCB02IN

29

RW

 

69

 

 

A9

 

ILO_TR

E9

W

 

 

 

 

 

 

 

 

 

 

 

 

DCB02OU

2A

RW

 

6A

 

 

AA

 

BDG_TR

EA

RW

 

 

 

 

 

 

 

 

 

 

 

 

 

2B

 

 

6B

 

 

AB

 

ECO_TR

EB

W

 

 

 

 

 

 

 

 

 

 

 

 

DCB03FN

2C

RW

 

6C

 

 

AC

 

 

EC

 

 

 

 

 

 

 

 

 

 

 

 

 

DCB03IN

2D

RW

 

6D

 

 

AD

 

 

ED

 

 

 

 

 

 

 

 

 

 

 

 

 

DCB03OU

2E

RW

 

6E

 

 

AE

 

 

EE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

2F

 

 

6F

 

 

AF

 

 

EF

 

 

 

 

 

 

 

 

 

 

 

 

 

 

30

 

ACB00CR3

70

RW

RDI0RI

B0

RW

 

F0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

31

 

ACB00CR0

71

RW

RDI0SYN

B1

RW

 

F1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

32

 

ACB00CR1

72

RW

RDI0IS

B2

RW

 

F2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

33

 

ACB00CR2

73

RW

RDI0LT0

B3

RW

 

F3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

34

 

ACB01CR3

74

RW

RDI0LT1

B4

RW

 

F4

 

 

 

 

 

 

 

 

 

 

 

 

 

 

35

 

ACB01CR0

75

RW

RDI0RO0

B5

RW

 

F5

 

 

 

 

 

 

 

 

 

 

 

 

 

 

36

 

ACB01CR1

76

RW

RDI0RO1

B6

RW

 

F6

 

 

 

 

 

 

 

 

 

 

 

 

 

 

37

 

ACB01CR2

77

RW

 

B7

 

CPU_F

F7

RL

 

 

 

 

 

 

 

 

 

 

 

 

 

38

 

 

78

 

 

B8

 

 

F8

 

 

 

 

 

 

 

 

 

 

 

 

 

 

39

 

 

79

 

 

B9

 

 

F9

 

 

 

 

 

 

 

 

 

 

 

 

 

 

3A

 

 

7A

 

 

BA

 

 

FA

 

 

 

 

 

 

 

 

 

 

 

 

 

 

3B

 

 

7B

 

 

BB

 

 

FB

 

 

 

 

 

 

 

 

 

 

 

 

 

 

3C

 

 

7C

 

 

BC

 

 

FC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

3D

 

 

7D

 

 

BD

 

 

FD

 

 

 

 

 

 

 

 

 

 

 

 

 

 

3E

 

 

7E

 

 

BE

 

CPU_SCR1

FE

#

 

 

 

 

 

 

 

 

 

 

 

 

 

3F

 

 

7F

 

 

BF

 

CPU_SCR0

FF

#

 

 

 

 

 

 

 

 

 

 

 

 

Blank fields are Reserved and must not be accessed.

 

 

# Access is bit specific.

 

 

 

 

Document Number: 3-12029 Rev. *E

Page 13 of 31

[+] Feedback

Image 13
Contents Logic Block Diagram FeaturesCypress Semiconductor Corporation 198 Champion Court PSoC Core PSoC Functional OverviewDigital System Analog System Analog System Block DiagramPSoC Device Characteristics PSoC Device CharacteristicsGetting Started Additional System ResourcesPSoC Designer Software Subsystems Development ToolsDevice Editor Design BrowserHardware Tools Designing with User ModulesApplication Editor Acronyms Used Document ConventionsUnits of Measure Numeric NamingPin Part Pinout PinoutsPin Part Pinout Ssop Type Description Digital Analog Name Pin Part Pinout Ssop Type Description Digi- Ana Name Active high external reset with internal pullRegister Conventions Register ReferenceRegister Mapping Tables Abbreviations UsedRegister Map Bank 0 Table User Space Name Addr 0,Hex AccessName Addr 1,Hex Access Register Map Bank 1 Table Configuration SpaceCY8C24223A, CY8C24423A Units of Measure Symbol Unit of Measure Electrical SpecificationsAbsolute Maximum Ratings Symbol Description Min Typ Units Operating TemperatureOperating Temperature Symbol Description Min Typ Max Units Absolute Maximum RatingsDC General Purpose IO Specifications DC Electrical CharacteristicsDC Chip-Level Specifications DC Gpio Specifications Symbol Description Min Typ Max UnitsPsrroa DC Operational Amplifier SpecificationsDC Analog Output Buffer Specifications DC Low Power Comparator SpecificationsPsrrob CT Block Power = High RefHi = Vdd/2 + BandGap DC Analog Reference SpecificationsRef Control Power = High DC POR and LVD Specifications DC Analog PSoC Block SpecificationsDC Programming Specifications AC Chip-Level Specifications AC Electrical CharacteristicsDC24M Gain Enable32K Select AC Gpio Specifications Symbol Description Min Typ Max Units AC General Purpose IO SpecificationsAC Operational Amplifier Specifications BwoaTypical Agnd Noise with P24 Bypass AC Low Power Comparator SpecificationsCrcprs AC Digital Block SpecificationsSpim SpisAC External Clock Specifications AC Analog Output Buffer SpecificationsAC Programming Specifications BwobSDA AC I2C SpecificationsSCL Pin 210-Mil Ssop Packaging InformationSolder Reflow Peak Temperature Capacitance on Crystal PinsTypical Package Capacitance on Crystal Pins Thermal ImpedancesOrdering Code Definitions Ordering InformationWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal InformationDocument History Orig. Submission Description of Change Date