Cypress CY7C68000A AC Electrical Characteristics, Timing Diagram HS/FS Interface Timing 60 MHz

Page 10

CY7C68000A

AC Electrical Characteristics

USB 2.0 Transceiver

USB 2.0-compliant in FS and HS modes.

Timing Diagram

HS/FS Interface Timing - 60 MHz

Figure 3. 60 MHz Interface Timing Constraints

CLK

TCH_MIN

TCSU_MIN

Control_In

TDH_MIN

TDSU_MIN

DataIn

TCCO

Control_Out

TCDO

DataOut

Table 3. 60 MHz Interface Timing Constraints Parameters

Parameter

Description

Min

Typ

Max

Unit

Notes

TCSU_MIN

Minimum setup time for TXValid

4

 

 

ns

 

TCH_MIN

Minimum hold time for TXValid

1

 

 

ns

 

TDSU_MIN

Minimum setup time for Data (transmit direction)

4

 

 

ns

 

TDH_MIN

Minimum hold time for Data (transmit direction)

1

 

 

ns

 

TCCO

Clock to Control out time for TXReady, RXValid,

1

 

8

ns

 

 

RXActive and RXError

 

 

 

 

 

TCDO

Clock to Data out time (Receive direction)

1

 

8

ns

 

Document #: 38-08052 Rev. *G

Page 10 of 15

[+] Feedback

Image 10
Contents Vfbga MoBL-USBTX2 FeaturesLogic Block Diagram Cypress Semiconductor Corporation 198 Champion CourtApplications Functional OverviewDPLUS/DMINUS Impedance Termination Operational ModesOpMode10 Description Pin Configurations CY7C68000ACY7C68000A 56-pin Vfbga Pin Assignment Pin Descriptions Name Type Default Description1Pin Descriptions By the Transmit State Machine Xtalout Receive ErrorXtalin GNDOperating Conditions DC CharacteristicsAbsolute Maximum Ratings DPLUS/DMINUS/CLKAC Electrical Characteristics Timing Diagram HS/FS Interface Timing 60 MHzHS/FS Interface Timing 30 MHz Ordering Information Package DiagramsOrdering Code Package Type PCB Layout Recommendations Vfbga 5 x 5 x 1.0 mm 0.50 Pitch, 0.30 Ball BZ56Quad Flat Package No Leads QFN Package Design Notes Cross section of the Area Underneath the QFN PackageDocument History Sales, Solutions, and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions Orig. Submission Description of Change Date