Cypress CY7C68000A specifications Quad Flat Package No Leads QFN Package Design Notes

Page 14

CY7C68000A

Quad Flat Package No Leads (QFN) Package Design Notes

Electrical contact of the part to the Printed Circuit Board (PCB) is made by soldering the leads on the bottom surface of the package to the PCB. Hence, special attention is required to the heat transfer area below the package to provide a good thermal bond to the circuit board. A Copper (Cu) fill is to be designed into the PCB as a thermal pad under the package. Heat is transferred from the MoBL-USB TX2 through the device’s metal paddle on the package bottom. From here, heat is conducted to the PCB at the thermal pad. It is then conducted from the thermal pad to the PCB inner ground plane by an array of via. A via is a plated through-hole in the PCB with a finished diameter of 13 mil. The QFN’s metal die paddle must be soldered to the PCB’s thermal pad. Solder mask is placed on the board top, over each via, to resist solder flow into the via. The mask on the top side also minimizes outgassing during the solder reflow process.

For further information on this package design, refer to the appli- cation note “Surface Mount Assembly of AMKOR’s MicroLead- Frame (MLF) Technology.” Download this application note from

AMKOR’s website, by following this link: http://www.amkor.com/products/notes_papers/MLFApp Note.pdf. The application note provides detailed information on board mounting guidelines, soldering flow, and rework process.

Figure 8 displays a cross-sectional area under the package. The cross section is of only one via. The solder paste template needs to be designed to enable at least 50 percent solder coverage. The thickness of the solder paste template should be 5 mil. It is recommended that ‘No Clean’, type 3 solder paste be used for mounting the part. Nitrogen purge is recommended during reflow.

Figure 9 is a plot of the solder mask pattern image of the assembly (darker areas indicate solder).

Figure 8. Cross section of the Area Underneath the QFN Package

0.017” dia

Solder Mask

Cu Fill

Cu Fill

PCB Material

Via hole for thermally connecting the QFN to the circuit board ground plane.

0.013” dia

PCB Material

This figure only shows the top three layers of the circuit board: Top Solder, PCB Dielectric, and the Ground Plane

Figure 9. Plot of the Solder Mask (White Area)

Document #: 38-08052 Rev. *G

Page 14 of 15

[+] Feedback

Image 14
Contents Vfbga MoBL-USBTX2 FeaturesLogic Block Diagram Cypress Semiconductor Corporation 198 Champion CourtApplications Functional OverviewOpMode10 Description Operational ModesDPLUS/DMINUS Impedance Termination Pin Configurations CY7C68000ACY7C68000A 56-pin Vfbga Pin Assignment Pin Descriptions Name Type Default Description1Pin Descriptions By the Transmit State Machine Xtalout Receive ErrorXtalin GNDOperating Conditions DC CharacteristicsAbsolute Maximum Ratings DPLUS/DMINUS/CLKAC Electrical Characteristics Timing Diagram HS/FS Interface Timing 60 MHzHS/FS Interface Timing 30 MHz Ordering Code Package Type Package DiagramsOrdering Information PCB Layout Recommendations Vfbga 5 x 5 x 1.0 mm 0.50 Pitch, 0.30 Ball BZ56Quad Flat Package No Leads QFN Package Design Notes Cross section of the Area Underneath the QFN PackageDocument History Sales, Solutions, and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions Orig. Submission Description of Change Date