Cypress CY7C68000A specifications HS/FS Interface Timing 30 MHz

Page 11

CY7C68000A

HS/FS Interface Timing - 30 MHz

Figure 4. 30 MHz Timing Interface Timing Constraints

CLK

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TCH_MIN

 

 

 

 

 

 

 

 

 

Control_In

 

 

TCSU_MIN

 

 

 

 

 

 

 

TDH_MIN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

DataIn

 

 

 

 

 

TDSU_MIN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TCDO

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TCCO

 

 

Control_Out

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TCVO

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TVH_MIN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TVSU_MIN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

DataOut

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Table 4. 30 MHz Timing Interface Timing Constraints Parameters

Parameter

Description

Min

Typ

Max

Unit

Notes

TCSU_MIN

Minimum setup time for TXValid

16

 

 

ns

 

TCH_MIN

Minimum hold time for TXValid

1

 

 

ns

 

TDSU_MIN

Minimum setup time for Data (Transmit direction)

16

 

 

ns

 

TDH_MIN

Minimum hold time for Data (Transmit direction)

1

 

 

ns

 

TCCO

Clock to Control Out time for TXReady, RXValid,

1

 

20

ns

 

 

RXActive and RXError

 

 

 

 

 

TCDO

Clock to Data out time (Receive direction)

1

 

20

ns

 

TVSU_MIN

Minimum setup time for ValidH (transmit Direction)

16

 

 

ns

 

TVH_MIN

Minimum hold time for ValidH (Transmit direction)

1

 

 

ns

 

TCVO

Clock to ValidH out time (Receive direction)

1

 

20

ns

 

Figure 5. Tri-state Mode Timing Constraints

Ttssu Ttspd

Suspend

Tri-state

Output / IO

XXXX

Hi-Z

Ttspd

Table 5. Tri-state Mode Timing Constraints Parameters

Parameter

Description

Min

Typ

Max

Unit

Notes

 

Ttssu

Minimum setup time for Tri-state

0

 

 

ns

 

 

Ttspd

Propagation Delay for Tri-State mode

 

 

50

ns

 

 

Document #: 38-08052 Rev. *G

 

 

 

 

Page 11 of 15

[+] Feedback

Image 11
Contents Cypress Semiconductor Corporation 198 Champion Court MoBL-USBTX2 FeaturesLogic Block Diagram VfbgaFunctional Overview ApplicationsOpMode10 Description Operational ModesDPLUS/DMINUS Impedance Termination CY7C68000A Pin ConfigurationsCY7C68000A 56-pin Vfbga Pin Assignment Pin Descriptions Name Type Default Description1Pin Descriptions By the Transmit State Machine GND Receive ErrorXtalin XtaloutDPLUS/DMINUS/CLK DC CharacteristicsAbsolute Maximum Ratings Operating ConditionsTiming Diagram HS/FS Interface Timing 60 MHz AC Electrical CharacteristicsHS/FS Interface Timing 30 MHz Ordering Code Package Type Package DiagramsOrdering Information Vfbga 5 x 5 x 1.0 mm 0.50 Pitch, 0.30 Ball BZ56 PCB Layout RecommendationsCross section of the Area Underneath the QFN Package Quad Flat Package No Leads QFN Package Design NotesOrig. Submission Description of Change Date Sales, Solutions, and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions Document History