Cypress CY14B256K manual Mode Selection A13-A0 Power

Page 6

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY14B256K

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Table 1. Mode Selection

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A13–A0

Mode

IO

Power

 

CE

WE

 

OE

 

H

 

 

X

 

 

 

X

 

X

Not Selected

Output High Z

Standby

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

L

 

 

H

 

 

 

L

 

X

Read SRAM

Output Data

Active

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

L

 

 

L

 

 

 

X

 

X

Write SRAM

Input Data

Active

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

L

 

 

H

 

 

 

L

 

0x0E38

Read SRAM

Output Data

Active ICC2[1, 2, 3]

 

 

 

 

 

 

 

 

 

 

 

0x31C7

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x03E0

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x3C1F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x303F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x0FC0

Nonvolatile STORE

Output High Z

 

 

 

L

 

 

H

 

 

 

L

 

0x0E38

Read SRAM

Output Data

Active[1, 2, 3]

 

 

 

 

 

 

 

 

 

 

 

0x31C7

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x03E0

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x3C1F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x303F

Read SRAM

Output Data

 

 

 

 

 

 

 

 

 

 

 

 

 

0x0C63

Nonvolatile RECALL

Output High Z

 

 

Notes

1.The six consecutive address locations are in the order listed. WE is HIGH during all six cycles to enable a nonvolatile cycle.

2.While there are 15 address lines on the CY14B256K, only the lower 14 lines are used to control software modes.

3.IO state depends on the state of OE. The IO table shown is based on OE Low.

Document Number: 001-06431 Rev. *H

Page 6 of 28

[+] Feedback

Image 6
Contents Functional Description FeaturesLogic Block Diagram Cypress Semiconductor Corporation 198 Champion CourtPin Configurations Pin DefinitionsDevice Operation AutoStore OperationHardware Store HSB Operation Software Recall Hardware Recall Power UpSoftware Store Data ProtectionLow Average Active Power Best Practices Current versus Cycle TimeMode Selection A13-A0 Power Real Time Clock Operation Alarm Watchdog TimerCalibrating the Clock Interrupt Register Power MonitorInterrupts Flags RegisterInterrupt Block Diagram RTC Register Map5 BCD Format Data Function/Range WDF OscfDate Time Keeping Hours 0x7FFB Register Map Detail Time Keeping Years 0x7FFF 10s YearsTime Keeping Months 0x7FFE 10s Month Time Keeping Minutes 0x7FFA0x7FF7 Alarm Day 0x7FF5Register Map Detail Calibration/Control 0X7FF8 Interrupt Status/Control 0x7FF6Alarm Seconds 0x7FF2 Register Map Detail Alarm Hours 0x7FF4 10s Alarm HoursTo ignore the hours value Alarm Minutes 0x7FF3 When the Flags register is read or on power-upOperating Range DC Electrical CharacteristicsMaximum Ratings RangeThermal Resistance Data Retention and EnduranceCapacitance AC Test ConditionsAC Switching Characteristics Parameter Sram Read CycleParameter Cypress Alt Description 25 ns 35 ns 45 ns Min Max Unit Sram Write CycleAutoStore or Power Up Recall Parameter Description CY14B256K Unit Min MaxSoftware Controlled STORE/RECALL Cycles 20 Parameter Alt Description 25 ns 35 ns 45 ns Unit Min MaxSoft Sequence Commands Hardware Store CycleRTC Characteristics Inputs and Outputs Mode PowerTruth Table For Sram Operations Part Numbering Nomenclature CY 14 B 256 K SP 25 X C T Ordering Information Package Diagrams Pin Shrunk Small Outline PackageDocument History Orig. of Change Submission Description of Change DateStarting the Oscillator and Alarm descriptions under RTC Updated Features sectionUpdated Reading the clock, Backup Power, Stopping Added default values to RTC Register Map tableSales, Solutions, and Legal Information Worldwide Sales and Design Support Products PSoC SolutionsUSB