Pro-Tech EB-471LF M1 user manual Watchdog Timer Configuration, Configuration Sequence

Page 40

Chapter 3 Software Configuration

3-8. WATCHDOG TIMER CONFIGURATION

The I/O port address of the watchdog timer is 2E(hex) and 2F(hex). 2E (hex) is the address port. 2F(hex) is the data port. User must first assign the address of register by writing address value into address port 2E(hex), then write/read data to/from the assigned register through data port 2F (hex).

Configuration Sequence

To program W83627HF configuration registers, the following configuration sequence must be followed:

(1)Enter the extended function mode

(2)Configure the configuration registers

(3)Exit the extended function mode

(1) Enter the extended function mode

To place the chip into the extended function mode, two successive writes of 0x87 must be applied to Extended Function Enable Registers (EFERs, i.e. 2Eh).

(2) Configurate the configuration registers

The chip selects the logical device and activates the desired logical devices through Extended Function Index Register (EFIR) and Extended Function Data Register (EFDR). EFIR is located at the same address as EFER, and EFDR is located at address (EFIR+1).

First, write the Logical Device Number (i.e.,0x07) to the EFIR and then write the number of the desired logical device to the EFDR. Secondly, write the address of the desired configuration register within the logical device to the EFIR and then write (or read) the desired configuration register through EFDR.

(3) Exit the extended function mode

To exit the extended function mode, one write of 0xAA to EFER is required. Once the chip exits the extended function mode.

Example Program

1. Enable watchdog timer and set 30 sec. as timeout interval ;-----------------------------------------------------------

Mov dx, 2eh ; Enter to extended function mode Mov al, 87h

Out dx, al Out dx, al

;-----------------------------------------------------------

Page:3-10

EB-471LF USERS MANUAL

Image 40
Contents USER’S Manual EB-471LF Celeron M FCC Notice Table of Contents Appendix Expansion BUS Introduction Hardware Configuration About this ManualSystem Specification CPUDisplay Safety Precautions Hardware Jumper & Connector Quick Reference Table EB-471LF Connector, Jumper and Component locations Component LocationsHOW to SET the Jumpers Jumpers and CapsJumper Diagrams Jumper SettingsCOM Port Connector RS-232 RS-422 RS-485Jumper Settings Function Pin closed Illustrations RS232/422/485 COM2 SelectionKEYBOARD/MOUSE Connector Reset ConnectorHard Disk Drive LED Connector JPANEL1 7,8 Reset ConnectorPower LED Connector External Speaker ConnectorIrda Connector System FAN Connector VGA ConnectorHard Disk Drive Connector PIN AssignmentUniversal Serial BUS Connector LAN ConnectorFunction Jumper Setting Clear Cmos Data SelectionPower Requirement Selection SettingsAT Power Connector Inverter ConnectorRESET/NMI Watchdog Selection IllustrationLvds Connector Panel Voltage Selection Sound Connector TV-OUT ConnectorLAN LED Software Utilities VGA Driver Utility IntroductionFilename Purpose Assume that CD ROM drive is D Installation of VGA Driver System Bios Update Flash Bios UpdateTo update VGA Bios for LCD Flat Panel Display Page3-5 LAN Driver Utility Introduction Installation Procedure for Windows 9x/NT/2000/XP Sound Driver UtilityIntel Chipset Software Installation Utility Installation of Utility for Windows 98SE/ME/2000/XPUSB2.0 Software Installation Utility Installation of Utility for Windows 98SE/ 2000/XPWatchdog Timer Configuration Configuration SequencePage3-11 Award Bios Setup Introduction Entering Setup Setup program initial screenStandard Cmos Features Cmos Setup screenIDE Primary Master / Slave IDE Secondary Master / Slave Drive a and Drive B VideoHalt on Base MemoryHard Disk Attributes Award Hard Disk Type TableAdvanced Bios Features Bios Features Setup ScreenQuick Power on SELF-TEST CPU L1 & L2 CacheFIRST/SECOND/ Boot Device Boot UP Numlock StatusTypematic Rate Setting Typematic Delay MsecAdvanced Chipset Features Chipset Features Setup ScreenActive to Precharge Delay Dram RAS# to CAS# DelayDram Data Integrity Mode System Bios CacheableDelayed Transaction Memory Hole AT 15M-16MAGP Aperture Size ON-CHIP VGAIntegrated Peripherals Setup Screen Integrated PeripheralsOnchip IDE Device OnChip Primary PCI IDEPrimary Master/Slave PIO Secondary Master/Slave PIO Primary Master/Slave Udma Secondary Master/Slave UdmaOnboard Device USB ControllerUSB Keyboard Support USB Mouse SupportSuper IO Device Power Management Setup Power Management Setup ScreenPower Management Modem USE IRQPNP/PCI Configuration Setup Screen PNP/PCI ConfigurationReset Configuration Data IRQ Resources Resource Controlled byIRQ-n Assigned to Current Warning Temperature Current CPU TemperaturePC Health Status Current System FAN SpeedFrequency Control Setup Screen Frequency ControlAuto Detect PCI CLK Spread SpectrumLoad FAIL-SAFE Defaults Load Optimized DefaultsTo SET a Password SET Supervisor PASSWORD/SET User PasswordTo Disable the Password Save & Exit Setup Exit Without Saving Expansion BUS PC/104 Plus BUS Connector PIN Assignment Technical Summary Block Diagram Interrupt MAP IRQ AssignmentRTC & Cmos RAM MAP Code AssignmentTimer Channel Map Assignment Timer & DMA Channels MAPDMA Channel Map Assignment Memory Map Memory MAPMap