Advantech SOM-A2552 System Management Bus SM Bus interface, Power-input, Back-up power input

Page 40

Your ePlatform Partner

User’s Manual for Advantech SOM-A2552 series module V1.00

2.2.14 System Management Bus (SM Bus) interface

SOM-A255x series SM Bus is implemented by PXA255 I2C bus. If users’CSB is powered by battery pack with SM bus battery gauge IC, then users could connect the SOM-A255x SM Bus to battery pack to monitor battery status. SOM-A255x series SM bus directly support TI BQ2040 gas gauge IC.

2.2.15 Power-input

SOM-A255x needs 3.3V & 5V DC power inputs. The power sources (3.3V,

5V) must always be supplied even in system sleep mode. SOM-A255x power management is completely implemented on itself; users’CSB doesn’t need to control the power supply to SOM-A255x.

2.2.16 Back-up power input

If user want to keep the real time clock(RTC) works well in power off mode, user should connect the coin battery positive pin to BAT-VCC in X2

directly .The back-up power pin (BAT_VCC) is the only power source to supply RTC power when SOM-A255x system power (3.3V, 5V) is off.

The coin battery must be 3.0V Li-ion coin type.

The coin battery charging circuit is designed on SOM-A255x, so user shouldn’t and needn’t design the charging circuit on CSB.

If users don’t need RTC function in CSB, just let the BAT_VCC pin open.

2.2.17 PCI I/F (Thru X3)

SOM-A2558 & SOM-A255F could support 4 channels PCI device controllers on CSB. The PCI clock is 33 MHz. PCI I/F comes from Advantech EVA-C210 I/O enhancement chip. The PCI I/F feature is as followings:

-Compatible with PCI specification version 2.2

-32-bit data bus interface

-Built-in PCI bus arbiter

-Supports up to 3 individual external bus master devices

-Support PCI Bus Controller (FPCI) to PCI slave I/O read/write, memory read/write, configuration read/write cycle

-PCI Bus master support all disconnect types (Master-Abort, Target-Abort, Target-Retry, Disconnect with data, Disconnect without data)

SOM-A2552 series don’t support PCI I/F.

40

Image 40
Contents User’s Manual Advantech Risc SOM-A2552 Series ModuleCopyright AcknowledgementsRevision History Version Date Reason SOM-A200 architecture SOM-A2552 series Architecture 1.1 IntroductionSOM-A2552 series Design highlight SOM-A2552 benefit Testing Set SOM-A2552 series design-in packageSOM-A255x series support CD includes Software Development ToolsRisc CE-Builder LCD-A057-STQ1-0 Optional itemLCD-A064-TTV1-0 Optional item LCD-A104-TTS1-0 Optional itemSOM-A2552 Block diagram Enhance Graphic Chip SMI SM501 introduction SoC Intel XScale PXA255 introductionSystem Memory System Specifications CpldAudio Codec Mechanical Specification Power System Requirement Power ConsumptionSymbol Description Min Typ Max Input DC Operating ConditionsConnector Locations Assignments and DescriptionsCSB Mating Connector table Vendor X2 SODIMM-200 connectorX3 Feature Extension connector X1 AMI busPin Definition SODIMM-200 Pin Out TableJP1 PXA255 Jtag pin header Pin typeSASKTA9 SASKTA6SASKTA7 SASKTA4AC97LINEIN MicinSASKT1VCC SASKT1RDYPwren SASKT0VCCBatvcc NDCIN SysvccSYSVCC3P3 SmbusdatUsbcp BuzzeroutUSBLINK5V UART2RTSUART2CTS UART3TXDUART2DTR UART3CTSVbkena USBN1USBP1 UART5RXDVconrcs CrtvsyncCrtsda FlmvsyncLphsync ADDR15 ADDR14ADDR13 ADDR12BUFDQM0 BUFDQM2BUFDQM3 BufsdclkADDR19 ADDR21ADDR23 DATA0Keypadirq PXAGP7Evairq LAN1IRQPXAGP81 PXAGP82PXAGP83 PXAGP84Mbreq DMAREQ1DMAACK1 Model Default state B50Mbgnt A50 3M6864A18 A20MMDAT3 MMDAT0ZV9 ZV8ZV6 ZV5ZV4 ZV3System Bus 2 COMA50 VpclkUSB 1.1 Host USB 1.1 client5 T/S 7 SD/MMCCRT-out Zoom Video ZV port System Reset InterfaceBuzzer Control Interface Power-input Back-up power inputSystem Management Bus SM Bus interface PCI I/F Thru