Renesas M65881AFP OUTL1, OUTL2, OUTR1, OUTR2, PWM output control, Nspmutel,Nspmuter H, Chsel

Page 10

M65881AFP

7. OUTL1, OUTL2, OUTR1, OUTR2

OUTL1, OUTL2, OUTR1 and OUTR2 are pulse output modulated ΔΣ output to PWM signal. These pins are connected to external Power Driver ICs.The PWM output can be selected PWM Output Format 1, 2, 3 and 4 by serial control data(System1 mode, bit22,23 ).

PWM Output Form1 : General Modulation

PWM Output Form2 : Symmetrical Modulation

PWM Output Form3 : Modulation returned with time domain.

( The rise and fall edge of Lch and Rch in a term are reverse.) PWM Output Form4: Modulation returned with time domain.

( The rise and fall edge of Lch and Rch in a term are same timing.)

In each 4 forms, the rate and bit length of PWM Output can be changed. Moreover, an output mute function and an output pins reverse function can be controlled by the pin setting or serial control.

Refer to pin setting of the following page about a phase of the PWM output for Power Stage and Headphone.

The PWM output control is shown in the following table.

PWM output control

Item

Operation

Setting Operation

Output Form

Output Form Selection

Set up by the serial control system 1 mode

 

( Common setting for Power

bit 22,23 (PWM MODE 0 and 1).

1,2,3,4

Stage and Headphone)

(Refer to system 1 mode(Page16) for details)

 

 

 

 

Operating Rate

Select to

Set up by the serial control system 2 mode bit16

and Data Bit Length

16fso/6bit ,16fso/5bit ,32fso/5bit

and bit17.

from operating rate and data bit

 

( Refer to system 2 mode(Page 18) for details.)

 

length of ΔΣ.

( Common setting for

 

PWM operation are synchronized

 

Power Stage and

 

Headphone )

by this setting.

 

 

 

 

Output Muting

Duty 50% Mute

< Common setting for Lch / Rch >

( Common setting for

Set NSPMUTE pin "L" or set up by serial control "

 

 

System 2 mode bit14 (NSPMUTE) "H".

Power Stage and

( Selectable common and

Headphone )

 

independent setting for Lch/ Rch.)

 

 

< Independent Setting for Lch / Rch >

 

 

 

 

Set up by serial control Gain Control Mode bit9,10

 

 

(NSPMUTEL,NSPMUTER) "H" .

 

 

( Refer to Page 11,18 and 13 for details)

 

 

 

 

Absolute Zero Mute

Set up by serial control system2 mode

 

 

bit15(PGMUTE) "H".

 

 

(See system2 mode(Page 18) )

Reverse Output

Reverse on Lch and Rch of

Set up by serial control system2 mode bit9

output pins (Common setting for

Pins Function

(CHSEL).

Power Stage and Headphone)

 

 

 

Reverse for R1 and R2 of

Set up by serial control system2 mode bit12

 

output pins.

 

(CHRSEL).

 

( Only enable for Power Stage.)

 

 

 

 

 

Rev.1.00 2003.05.08

page 10 of 23

Image 10
Contents System Block Diagram FeaturesMain Specification DescriptionPIN Configuration Lrck OUTR2 HPOUTL1 HPOUTL2 OUTL1 Data OUTL2HPOUTR2 Absolute Maximum Ratings Parameter Level Input Voltage Input Leek CurrentCharacteristics Evaluation Circuit GNDPIN Description Explanation of Operation DATA,BCK,LRCKMCKSEL, XfsoIN, XfsoOUT SCDT, SCSHIFT, SclatchScdt Scshift Sclatch ASYNCEN2=enable FsoI, SflagNSPMUTEL,NSPMUTER H OUTL1, OUTL2, OUTR1, OUTR2PWM output control ChselInit Power supply and GNDHPOUTL1, HPOUTL2, HPOUTR1, HPOUTR2 TEST1, TEST2Power sequences System power-on sequencing Init Scdt Scshift SclatchSerial Control NSLMT1,2Mantissa Data decimal value 128 Characteristics of Soft Mute function IFMT0 MODE1MODE2 IFMT1 IBIT0Rev.1.00 System2 Mode Rev.1.00 AC Characteristics AC Characteristics Timing ChartDSP MCU Application ExampleDiagram PackageM65881AFP