Renesas M65881AFP manual System2 Mode

Page 18

 

M65881AFP

 

 

 

 

 

 

 

 

 

 

 

 

 

3. System2 Mode

 

 

 

 

 

 

 

No setting bits means "Don't care".

 

 

 

 

 

 

 

 

 

 

 

 

 

 

bit

Flag name

 

 

Functional Explanation

 

H

 

L

 

INIT

1

MODE1

 

Mode settiing1

 

 

 

 

"H" fixed

 

 

 

 

-

2

MODE2

 

Mode setting2

 

 

 

 

 

 

"L" fixed

 

-

3

IMCKSEL

 

Input master clock Selection

 

512fsi

 

256fsi

 

L

4

 

 

 

 

 

 

 

 

 

 

 

 

 

-

5

 

 

 

 

 

 

 

 

 

 

 

 

 

-

6

SYNC

 

Re-synchronization

 

 

 

 

L ->H : Resynchronization

 

L

7

XFsoOEN

 

XfsoOUT pin output "enable".

 

disable

 

enable

 

L

8

ASYNCEN2

Asynchronous Detection Flag for secondary Side

 

enable

 

disable

 

L

9

CHSEL

 

L/R inversion of PWM output pin

 

active

 

non-active

 

L

10

DRPOL

 

ΔΣ Block : Rch Input Phase

 

Negative phase

Positive phase

 

L

11

SRCRST

 

Sampling Rate Converter Reset

 

active

 

non-active

 

L

12

CHRSEL

 

L/R inversion of PWM output pin

 

active

 

non-active

 

L

13

GIMUTE

 

Zero Mute at Gain Control Input Clock

 

active

 

non-active

 

L

14

NSPMUTE

 

Duty 50% Mute for PWM Output

 

active

 

non-active

 

L

15

PGMUTE

 

G_MUTE of PWM Output Data

 

active

 

non-active

 

L

16

NSSPEED

 

ΔΣ Block : Operating Speed

 

32fso

 

16fso

 

L

17

NSOBIT

 

ΔΣ Block : Setting of Output bit number

 

5bit (31value)

6bit (63 value)

 

L

18

DCDRPOL

 

ΔΣ Block : Rch Phase of AC dithering

 

Negative phase

Positive phase

 

L

19

DCDSEL0

 

 

ΔΣ Block : DC dithering selection

 

Refer to Table 3-1

 

 

L

20

DCDSEL1

 

 

 

 

L

 

 

 

 

 

 

 

 

 

 

 

 

21

ACDRPOL

 

ΔΣ Block : Rch Phase of AC dithering

 

Negative phase

Positive phase

 

L

22

ACDSEL0

 

 

 

 

 

 

 

 

 

 

 

 

L

23

ACDSEL1

 

 

ΔΣ Block : AC dithering selection

 

Refer to Table 3-2

 

L

24

ACDSEL2

 

 

 

 

 

 

 

 

 

 

 

 

L

 

Table 3-1 DC dithering selection at ΔΣ block

 

 

 

 

 

 

 

 

bit

Flag name

Non dithering

DC dithering 0.1%

 

DC dithering 0.2%

DC dithering 0.4%

 

 

19

DCDSEL0

 

L

 

H

 

 

L

 

H

 

 

20

DCDSEL1

 

L

 

L

 

 

H

 

H

 

 

 

Table 3-2 AC dithering selection at ΔΣ block

 

 

 

 

 

 

 

 

bit

Flag name

 

Non dithering

AC dithering A

 

 

AC dithering C

AC dithering E

 

 

 

22

ACDSEL0

 

don't care

 

L

 

 

L

 

L

 

 

 

23

ACDSEL1

 

L

 

H

 

 

L

 

H

 

 

 

24

ACDSEL2

 

L

 

L

 

 

H

 

H

 

 

 

Table 3-3 Setting of ΔΣ block operating

 

 

 

 

 

 

 

 

 

 

 

bit

Flag / Pin code name

16fso,6bit

 

16fso,5bit

 

16fso, 5bit

 

32fso, 5bit

 

 

16

NSSPEED

 

L

 

L

 

X

 

H

 

 

17

NSOBIT

 

L

 

H

 

X

 

H

 

 

Pin

MCKSEL

 

L

 

L

 

H

 

L

 

 

 

( Secondary master clock

( Secondary master

 

( Secondary master clock

( Secondary master

 

 

 

 

 

 

1024fso)

 

clock 1024fso)

 

512fso)

 

clock 1024fso)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

The selection of primary master clock ( bit3: IMCKSEL )

L … 256fsi

H … 512fsi ( "512fsi" are divided into half "256fsi" and operate as primary master clock. )

Re-synchronization (bit6: SYNC)

Refer to Page9 in details on re-synchronous operation.

Resynchronization process starts by SYNC rise edge, therefore SYNC level must be fixed to "L" just before SYNC operation.

"Enable" of a XfsoOUT output (bit7:XfsoOEN)

"L" ...

Clock Output (enable)

"H"…

"L" fixed (disable)

Rev.1.00 2003.05.08

page 18 of 23

Image 18
Contents System Block Diagram FeaturesMain Specification DescriptionPIN Configuration OUTL1 Data OUTL2 Lrck OUTR2 HPOUTL1 HPOUTL2HPOUTR2 Absolute Maximum Ratings Parameter Level Input Voltage Input Leek CurrentCharacteristics Evaluation Circuit GNDPIN Description Explanation of Operation DATA,BCK,LRCKSCDT, SCSHIFT, Sclatch MCKSEL, XfsoIN, XfsoOUTScdt Scshift Sclatch ASYNCEN2=enable FsoI, SflagNSPMUTEL,NSPMUTER H OUTL1, OUTL2, OUTR1, OUTR2PWM output control ChselInit Power supply and GNDHPOUTL1, HPOUTL2, HPOUTR1, HPOUTR2 TEST1, TEST2Power sequences System power-on sequencing Init Scdt Scshift SclatchSerial Control NSLMT1,2Mantissa Data decimal value 128 Characteristics of Soft Mute function IFMT0 MODE1MODE2 IFMT1 IBIT0Rev.1.00 System2 Mode Rev.1.00 AC Characteristics AC Characteristics Timing ChartDSP MCU Application ExampleDiagram PackageM65881AFP