Intel E7520 user manual Debug Procedure, Level 1 Debug Port80/BIOS, Level 2 Debug Power Sequence

Page 57

Dual-Core Intel Xeon processor LV / E7520 Chipset / 6300ESB ICH

8.0Debug Procedure

The debug procedure in this section is used to determine baseline functionality for the Dual-Core Intel® Xeon® processor LV with Intel® E7520 Chipset and Intel® 6300ESB ICH Development Kit. This is a cursory set of tests designed to provide a level of confidence in the platform operation.

8.1Level 1 Debug (Port80/BIOS)

Refer to the steps in Table 23 when debugging a board that does not boot.

Table 23.

Level 1 Debug (Port80/BIOS)

 

 

 

 

 

 

 

 

 

Step

Test

 

Pass/Fail Criteria

Cause of Failure

 

 

 

 

 

 

 

1

Verify “SYSTEM PWRGD” LED

 

Green

Power sequence failure – go

 

 

immediately to Level 2 debug

 

 

 

 

 

 

 

 

 

 

 

 

2

Is “PCI Reset” LED illuminated?

 

Decimal on Port 80 display

PCI reset stuck – go to Level 3 debug

 

 

RED

 

 

 

 

 

 

 

 

 

 

 

 

3

Verify CPURST LED is off

 

Off

CPU reset stuck – go to Level 3

 

 

debug

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Port 80 LEDs are posting

System Hang – Check BIOS go to

 

4

Verify Port 80 posting

 

level 3 debug. Refer to AMI* BIOS

 

 

boot codes and stopping

 

 

 

 

documentation for details.

 

 

 

 

 

 

 

 

 

 

 

 

5

Verify BIOS settings

 

Latest BIOS installed

Contact Intel representative for the

 

 

latest BIOS image

 

 

 

 

 

 

 

 

 

 

 

 

6

Verify default jumper settings

 

See default settings

Improper jumper settings

 

 

 

 

 

 

8.2Level 2 Debug (Power Sequence)

Table 24.

Level 2 Debug (Power Sequence)

 

 

 

 

 

 

 

Step

Test

Pass/Fail Criteria

Cause of Failure

 

 

 

 

 

 

 

 

Measure voltages across:

 

 

 

 

3.3V

 

 

1

Primary power supply voltages

-12V

External power supply failure

 

5V

 

 

 

 

 

 

 

5V

 

 

 

 

12V

 

 

 

 

 

 

 

2

1.8V

1.8V

DDR2 power supply failure

 

 

 

 

 

 

3

1.5V

1.5V

MCH/ICH core power supply failure

 

 

 

 

 

 

4

1.8V VSBY

1.8V

DDR2 standby power supply failure

 

 

 

 

 

 

5

CPU VTT Power Supply

1.05V

CPU_VTT power supply failure

 

 

 

 

 

 

6

CPU0 VRD

1.2V – 1.4V

CPU0 VRD failure

 

 

 

 

 

 

7

CPU1 VRD

1.2V – 1.4V

CPU1 VRD failure

 

 

 

 

 

 

8

Verify “SYSTEM PWRGD” LED

Green

Power sequence failure

 

 

 

 

 

 

Dual-Core Intel® Xeon® processor LV with Intel® E7520 Chipset and Intel® 6300ESB ICH

April 2007

User’s Manual

Order Number: 311274-009

57

Image 57
Contents April User’s ManualPage Contents Figures Tables Date Revision Description Revision HistoryContent Overview About This ManualText Conventions Page Technical Support Electronic Support Systems Online DocumentsAdditional Technical Support Related Documents Product LiteratureOverview Getting StartedEvaluation Board Features Software Key FeaturesIncluded Hardware AMIBIOS* for the Development Kit Setting up the Evaluation BoardBefore You Begin Additional HardwarePackage Contents SafetyInstalling the Heatsinks for CPUs and MCH Installed HardwareHeatsink Information EEP-N41CS-I1-GPLocation for the CPU and MCH for Heatsink Installation CPU Heatsink InstallationCPU Heatsink Top and Bottom View Clean Top of Processor Die Back Plate in Place Screw Tightening Order MCH Heatsink InstallationClean Top of MCH Die Installing Storage Devices Installing MemoryConnect the Video Card and Monitor Connect the Power Supply Configuring the BiosPower up the System Connect the Keyboard and MouseBlock Diagram Theory of OperationThermal Management System Features Intel E7520 MCH and Intel 6300ESB ICH Chipset Dual-Core Intel Xeon processor LVMemory Subsystem Memory Population Rules and ConfigurationsSupported Dimm Module Types Supported Dimm Module TypesBoot ROM Intel 82802AC Firmware Hub FWHIn-Target Probe ITP ITP location Power DiagramClock Generation Power Distribution Block DiagramClock Block Diagram Platform ResetsSMBus Platform Reset DiagramPlatform IRQ Routing SMBus Block DiagramVRD VID Headers IRQ Routing DiagramProcessor VRD Settings Battery RequirementsPower Button Platform ManagementSleep States Supported 6 S5 State 5 S4 StateWake-Up Events Wake from S1 Sleep StatePlatform Management PCI PM SupportSystem Fan Operation Wake from S5 StateDriver and OS Support Evaluation Board Hardware ReferenceChipset Components PCI Express* ConnectorExpansion Slots and Sockets Chipset ComponentsPCI Express* Connector Pinout Sheet 2 Bit 5 V PCI Connector Pinout Sheet 1 2 32-Bit PCI ConnectorPCI-X Connector Bit 5 V PCI Connector Pinout Sheet 2PCI-X Connector Pinout Sheet 1 Pcixcap PCI-X Connector Pinout Sheet 2CBE1# M66ENPAR64 PCI-X Connector Pinout Sheet 3Firmware Hub FWH Bios Socket On-Board ConnectorsBattery Processor SocketsIDE Connector Sata ConnectorSata Connector Pinout IDE Connector PinoutFloppy Drive Connector Front Panel ConnectorFloppy Drive Connector Pinout Jumpers and Jumper Functions JumpersJumper Locations 1 PS/2-Style Mouse and Keyboard Connectors Back Panel ConnectorsSmbus Headers Parallel PortParallel Port Connector Pinout Dual Stacked USB ConnectorsSerial Port Connector Pinout USB Connector PinoutVideo Port Video Port Connector PinoutBoard Setup Checklist Level 1 Debug Port80/BIOS Debug ProcedureLevel 2 Debug Power Sequence Level 2 Debug Power SequenceLevel 3 Debug Voltage Reference Level 3 Debug Voltage References