Intel E7520 user manual Memory Subsystem, Supported Dimm Module Types

Page 28

Dual-Core Intel Xeon processor LV / E7520 Chipset / 6300ESB ICH

3.3.3Memory Subsystem

The memory subsystem is designed to support Double Data Rate 2 (DDR2) Synchronous Dynamic Random Access Memory (SDRAM) using the Intel® E7520 MCH. The MCH provides two independent DDR channels, which support DDR2-400 DIMMs. The peak bandwidth of each DDR2 branch channel is 3.2 GByte/s (8 bytes x 400 MT/s) with DDR2-400. The two DDR2 channels from the MCH operate in lock step; the effective overall peak bandwidth of the DDR2 memory subsystem is 6.4 GByte/s for DDR2-400.

3.3.4Supported DIMM Module Types

Table 4 shows all DIMM technology validated by Intel on the CRB.

Table 4.

Supported DIMM Module Types

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A1

 

 

 

 

 

 

512M

 

 

 

 

1G

 

2G

 

 

 

 

 

 

SR

 

 

 

 

SR

 

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A2

 

 

 

 

 

 

512M

1G

1G

 

 

1G

 

2G

 

 

 

 

 

 

SR

SR

SR

 

 

SR

 

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A3

 

 

 

1G

 

 

512M

1G

1G

2G

2G

1G

4G

2G

 

 

 

SR

 

 

SR

SR

SR

DR

SR

SR

DR

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A4

 

 

1G

1G

 

 

512M

512M

1G

2G

2G

1G

4G

2G

 

 

SR

SR

 

 

SR

DR

SR

DR

SR

SR

DR

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

B1

 

 

 

 

1G

 

512M

 

 

 

 

1G

 

2G

 

 

 

 

SR

 

SR

 

 

 

 

SR

 

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

B2

 

 

 

 

1G

 

512M

1G

1G

 

 

1G

 

2G

 

 

 

 

SR

 

SR

SR

SR

 

 

SR

 

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

B3

 

 

 

1G

1G

 

512M

1G

1G

2G

2G

1G

4G

2G

 

 

 

SR

SR

 

SR

SR

SR

DR

SR

SR

DR

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

B4

512M

512M

1G

1G

1G

 

512M

512M

1G

2G

2G

1G

4G

2G

SR

DR

SR

SR

SR

 

SR

DR

SR

DR

SR

SR

DR

SR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Size

512M

512M

2G

4G

4G

 

4G

5G

6G

8G

8G

8G

16G

16G

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Channels

Single

Single

Dual

Dual

Single

 

Dual

Dual

Dual

Dual

Dual

Dual

Dual

Dual

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Note: SR = Single Rank; DR = Dual Rank

3.3.5Memory Population Rules and Configurations

The system supports four DDR2-400 DIMM slots for Channel A and four DDR2-400 DIMM slots for Channel B. The eight slots are interleaved and placed in a row in the following order: A1, B1, A2, B2, A3, B3, A4, B4 with A1 being closest to the MCH. This design supports only registered ECC-enabled DIMMs.

When populating both channels, always place identical DIMMs in sockets that have the same position on Channel A and Channel B (i.e., DIMM A2 should be identical to DIMM B2).

In addition, single-rank DIMMs should be populated furthest from the MCH when a combination of single-rank and double-rank DIMMs are used. This recommendation is based on the signal integrity requirements of the DDR2 interface.

Dual-Core Intel® Xeon® processor LV with Intel® E7520 Chipset and Intel® 6300ESB ICH

 

User’s Manual

April 2007

28

Order Number: 311274-009

Image 28
Contents User’s Manual AprilPage Contents Figures Tables Revision History Date Revision DescriptionAbout This Manual Content OverviewText Conventions Page Electronic Support Systems Online Documents Technical SupportAdditional Technical Support Product Literature Related DocumentsGetting Started OverviewSoftware Key Features Evaluation Board FeaturesIncluded Hardware Setting up the Evaluation Board AMIBIOS* for the Development KitBefore You Begin Additional HardwareSafety Package ContentsInstalled Hardware Installing the Heatsinks for CPUs and MCHHeatsink Information EEP-N41CS-I1-GPCPU Heatsink Installation Location for the CPU and MCH for Heatsink InstallationCPU Heatsink Top and Bottom View Clean Top of Processor Die Back Plate in Place MCH Heatsink Installation Screw Tightening OrderClean Top of MCH Die Installing Memory Installing Storage DevicesConnect the Video Card and Monitor Configuring the Bios Connect the Power SupplyPower up the System Connect the Keyboard and MouseTheory of Operation Block DiagramThermal Management System Features Dual-Core Intel Xeon processor LV Intel E7520 MCH and Intel 6300ESB ICH ChipsetMemory Population Rules and Configurations Memory SubsystemSupported Dimm Module Types Supported Dimm Module TypesIntel 82802AC Firmware Hub FWH Boot ROMIn-Target Probe ITP Power Diagram ITP locationPower Distribution Block Diagram Clock GenerationPlatform Resets Clock Block DiagramPlatform Reset Diagram SMBusSMBus Block Diagram Platform IRQ RoutingIRQ Routing Diagram VRD VID HeadersBattery Requirements Processor VRD SettingsPlatform Management Power ButtonSleep States Supported 5 S4 State 6 S5 StateWake-Up Events Wake from S1 Sleep StatePCI PM Support Platform ManagementSystem Fan Operation Wake from S5 StateDriver and OS Support Hardware Reference Evaluation BoardPCI Express* Connector Chipset ComponentsExpansion Slots and Sockets Chipset ComponentsPCI Express* Connector Pinout Sheet 2 2 32-Bit PCI Connector Bit 5 V PCI Connector Pinout Sheet 1Bit 5 V PCI Connector Pinout Sheet 2 PCI-X ConnectorPCI-X Connector Pinout Sheet 1 PCI-X Connector Pinout Sheet 2 PcixcapCBE1# M66ENPCI-X Connector Pinout Sheet 3 PAR64On-Board Connectors Firmware Hub FWH Bios SocketBattery Processor SocketsSata Connector IDE ConnectorSata Connector Pinout IDE Connector PinoutFront Panel Connector Floppy Drive ConnectorFloppy Drive Connector Pinout Jumpers Jumpers and Jumper FunctionsJumper Locations Back Panel Connectors 1 PS/2-Style Mouse and Keyboard ConnectorsSmbus Headers Parallel PortDual Stacked USB Connectors Parallel Port Connector PinoutSerial Port Connector Pinout USB Connector PinoutVideo Port Connector Pinout Video PortBoard Setup Checklist Debug Procedure Level 1 Debug Port80/BIOSLevel 2 Debug Power Sequence Level 2 Debug Power SequenceLevel 3 Debug Voltage References Level 3 Debug Voltage Reference