Quatech MPA-200/300, RS-422/485 user manual D1 -RECEIVER Enable, D0 -TRANSMITTER Enable

Page 30

D3 -RECEIVE CLOCK ENABLE (DCE only):

When set (logic 1), this bit allows the DCE to transmit its receive clock (RCLK). When cleared (logic 0), the DCE receives its RCLK. Since a DTE can only receive its RCLK, writing to this bit has no effect on a DTE.

D2 -TRANSMIT CLOCK ENABLE (DTE only):

When set (logic 1), this bit allows the DTE to transmit its transmit clock (TCLK). When cleared (logic 0), the DTE receives its TCLK. Since a DCE can only transmit its TCLK, writing to this bit has no effect on a DCE.

D1 -RECEIVER ENABLE:

If J7 is configured to allow the Communications Register to control the MPA-200’s receivers (see Table 10 on page 14) then when D1 is set (logic 1) the receivers are enabled and when D1 is cleared (logic 0) the receivers are disabled.

D0 -TRANSMITTER ENABLE:

If J7 is configured to allow the Communications Register to control the MPA-200’s receivers (see Table 10 on page 14) then when D0 is set (logic 1) the transmitters are enabled and when D0 is cleared (logic 0) the transmitters are disabled.

Quatech Inc., MPA-200/300 Manual

24

Image 30
Contents MPA-200/300 QUATECH, INCPage Warranty Information Page Compliances Electromagnetic Emissions Table of Contents Quatech Inc., MPA-200/300 Manual Introduction MPA-200 board drawing Hardware Installation IRQ DMA/DRQSCC General Information Accessing the registers RR2 RR0RR1 RR3WR2 WR0WR1 WR3Baud Rate Generator Programming SCC Data Encoding Methods J5 & J6 Interrupt Level Selection Jumper Block ConfigurationsJ4 Interrupt Configuration IRQ3 IRQ4 IRQ5 IRQ6 IRQ7IRQ10 IRQ11 IRQ12 IRQ14 IRQ15 J10 Transmit DMA Channel SelectionJ11 Receive DMA Channel Selection J7 Line Driver Control SelectionJ8 Synca to Rlen control Synca Rlen OUTAddressing Base Address = 3F8HPage Interrupts Direct Memory Access Page Reqa Configuration Register D1 -RXSRC, Receive DMA Source D0 -TXSRC, Transmit DMA SourceCommunications Register TM ST Llen Rlen Rcken Tcken Rxden TxdenD1 -RECEIVER Enable D0 -TRANSMITTER EnableDTE / DCE Configuration DTE Configuration Rrclk Rtclk Trxca Tclk TtclkDCE Configuration DCE Clock Configuration External Connections DTR DTR/REQA DSR Dcda +RRCLK Trxc Test Mode CTS Ctsa +DSR DcdaTest Mode Null-Modem Cables Connector Notation +TXD,-TXD Circuit AB Signal Ground Connector Notation DgndCircuit CC Data SET Ready DSR Connector Notation +DSR,-DSR Connector Notation +RXD,-RXDCircuit CA Request to Send RTS Connector Notation +RTS,-RTS Connector Notation +RTCLK,-RTCLKConnector Notation +RRCLK,-RRCLK Circuit CB Clear to Send CTS Connector Notation +CTS,-CTSCircuit CD DTE Ready DTR Connector Notation +DTR,-DTR Circuit LL Local Loopback LL Connector Notation LlbkCircuit RL Remote Loopback RL Connector Notation Rlbk Circuit TM Test Mode TM Connector Notation Test Mode Specifications MPA-200/300 Version March