Quatech RS-422/485, MPA-200/300 user manual Configuration Register

Page 27

8 CONFIGURATION REGISTER

The MPA-200 is equipped with an onboard register used for configuring informa- tion such as DMA enables, DMA sources, interrupt enables, and interrupt sources. Below is a detailed description of the configuration register. The address of this register is Base+5. Table 13 details the bit definitions of the configuration register.

Table 13

Configuration Register - Read/Write

 

 

 

 

 

 

 

 

 

 

 

 

 

 

D7

 

D6

D5

D4

D3

D2

D1

D0

 

0

 

0

INTS1

INTS0

DMREN

DMTEN

RXSRC

TXSRC

D7-D6 Reserved, always 0.

D5-D4 - INTS1, INTS0, INTERRUPT SOURCE AND ENABLE BITS: These two bits determine the source of the interrupt. The three sources are interrupt on terminal count (INTTC), interrupt from the SCC (INTSCC), and interrupt on Test Mode (INTTM). When the source is set, that interrupt becomes enabled. Below is the mapping for these bits.

INTS1

INTS0

Interrupt

0

0

Interrupts Disabled

0

1

INTTC

1

0

INTSCC

1

1

INTTM

D3 -DMREN, DMA ON RECEIVE ENABLE:

When set (logic 1), the signal from the SCC’s receive DMA source is passed on to the selected ISA bus DRQ. When cleared (logic 0), the SCC cannot drive the receive request signal onto the ISA bus DRQ.

D2 -DMTEN, DMA ON TRANSMIT ENABLE:

When set (logic 1), the signal from the SCC’s transmit DMA source is passed on to the selected ISA bus DRQ. When cleared (logic 0), the SCC cannot drive the transmit request signal onto the ISA bus DRQ.

21

Quatech Inc., MPA-200/300 Manual

Image 27
Contents QUATECH, INC MPA-200/300Page Warranty Information Page Compliances Electromagnetic Emissions Table of Contents Quatech Inc., MPA-200/300 Manual Introduction MPA-200 board drawing IRQ DMA/DRQ Hardware InstallationSCC General Information Accessing the registers RR3 RR0RR1 RR2WR3 WR0WR1 WR2Baud Rate Generator Programming SCC Data Encoding Methods IRQ3 IRQ4 IRQ5 IRQ6 IRQ7 Jumper Block ConfigurationsJ4 Interrupt Configuration J5 & J6 Interrupt Level SelectionJ10 Transmit DMA Channel Selection IRQ10 IRQ11 IRQ12 IRQ14 IRQ15J7 Line Driver Control Selection J11 Receive DMA Channel SelectionSynca Rlen OUT J8 Synca to Rlen controlBase Address = 3F8H AddressingPage Interrupts Direct Memory Access Page Reqa Configuration Register D0 -TXSRC, Transmit DMA Source D1 -RXSRC, Receive DMA SourceTM ST Llen Rlen Rcken Tcken Rxden Txden Communications RegisterD0 -TRANSMITTER Enable D1 -RECEIVER EnableDTE / DCE Configuration Rrclk Rtclk Trxca Tclk Ttclk DTE ConfigurationDCE Configuration DCE Clock Configuration External Connections CTS Ctsa +DSR Dcda DTR DTR/REQA DSR Dcda +RRCLK Trxc Test ModeTest Mode Null-Modem Cables Connector Notation +RXD,-RXD Circuit AB Signal Ground Connector Notation DgndCircuit CC Data SET Ready DSR Connector Notation +DSR,-DSR Connector Notation +TXD,-TXDCircuit CB Clear to Send CTS Connector Notation +CTS,-CTS Connector Notation +RTCLK,-RTCLKConnector Notation +RRCLK,-RRCLK Circuit CA Request to Send RTS Connector Notation +RTS,-RTSCircuit CD DTE Ready DTR Connector Notation +DTR,-DTR Circuit LL Local Loopback LL Connector Notation LlbkCircuit RL Remote Loopback RL Connector Notation Rlbk Circuit TM Test Mode TM Connector Notation Test Mode Specifications MPA-200/300 Version March