SUPER MICRO Computer AS1020S-8 user manual Uncompressed Initialization Codes

Page 93

Appendix B: BIOS POST Checkpoint Codes

B-3 Uncompressed Initialization Codes

The following runtime checkpoint codes are listed in order of execution. These codes are uncompressed in F0000h shadow RAM.

Checkpoint

03h

05h

06h

07h

08h

0Ah

0Bh

0Ch

0Eh

0Fh

10h

11h

12h

13h

14h

19h

1Ah

2Bh

2Ch

2Dh

23h

24h

Code Description

The NMI is disabled. Next, checking for a soft reset or a power on condition.

The BIOS stack has been built. Next, disabling cache memory.

Uncompressing the POST code next.

Next, initializing the CPU and the CPU data area.

The CMOS checksum calculation is done next.

The CMOS checksum calculation is done. Initializing the CMOS status register for date and time next.

The CMOS status register is initialized. Next, performing any required initialization before the keyboard BAT command is issued.

The keyboard controller input buffer is free. Next, issuing the BAT command to the keyboard controller.

The keyboard controller BAT command result has been verifi ed. Next, performing any necessary initialization after the keyboard controller BAT command test.

The initialization after the keyboard controller BAT command test is done. The key- board command byte is written next.

The keyboard controller command byte is written. Next, issuing the Pin 23 and 24 blocking and unblocking command.

Next, checking if <End or <Ins> keys were pressed during power on. Initializing CMOS RAM if the Initialize CMOS RAM in every boot AMIBIOS POST option was set in AMIBCP or the <End> key was pressed.

Next, disabling DMA controllers 1 and 2 and interrupt controllers 1 and 2.

The video display has been disabled. Port B has been initialized. Next, initializing the chipset.

The 8254 timer test will begin next.

Next, programming the fl ash ROM.

The memory refresh line is toggling. Checking the 15 second on/off time next.

Passing control to the video ROM to perform any required confi guration before the video ROM test.

All necessary processing before passing control to the video ROM is done. Look- ing for the video ROM next and passing control to it.

The video ROM has returned control to BIOS POST. Performing any required pro- cessing after the video ROM had control

Reading the 8042 input port and disabling the MEGAKEY Green PC feature next. Making the BIOS code segment writable and performing any necessary confi gura- tion before initializing the interrupt vectors.

The confi guration required before interrupt vector initialization has completed. In- terrupt vector initialization is about to begin.

B-3

Image 93
Contents AS1020S-8 Manual Revision Release Date December 28 Preface About This ManualManual Organization Advanced Serverboard Setup System SafetyAdvanced Chassis Setup BiosPreface Table of Contents HDD LED NIC1 LED NIC2 LED Advanced Serverboard SetupJsled Advanced Chassis SetupAppendices BiosPage Overview Chapter IntroductionServerboard Features Server Chassis Features Cooling System Serverworks HT-2000/1000 Chipset System Block Diagram Page Chapter Server Installation Preparing for SetupUnpacking the System Choosing a Setup Location Rack PrecautionsServer Precautions Rack Mounting Considerations Installing the System into a Rack Installing the Rack RailsIdentifying the Sections of the Rails Identifying the Sections of the Rails Installing the Chassis RailsInstalling the Server into a Rack Installing the Server into the RackInstalling the Server into a Telco Rack Installing the Server into a Telco RackChecking the Serverboard Setup Accessing the drive bays Checking the Drive Bay SetupCD-ROM and floppy disk drives Check the Scsi disk drivesCheck the airflow Supplying power to the systemControl Panel Buttons Chapter System InterfaceControl Panel LEDs Scsi Drive Carrier LEDs Page Electrical Safety Precautions Chapter System SafetyGeneral Safety Precautions ESD Precautions Installing the Onboard Battery Operating PrecautionsPrecautions Chapter Advanced Serverboard SetupHandling the Serverboard UnpackingProcessor and Heatsink Installation Installing the Processor install to the CPU#1 socket firstMounting the Serverboard into a Chassis Page Installing Heatsinks Installing the HeatsinksConnecting Cables Connecting Data CablesConnecting Power Cables I/O Ports Connecting the Control PanelSupport Installing MemoryOptimizing memory performance Side and Top Views of DDR InstallationPCI card installation Adding PCI CardsPCI slots H8DSR-8 Serverboard Layout Not drawn to scale Serverboard DetailsConnectors Description Jumpers Description Default SettingH8DSR-8 Quick Reference Onboard LEDs DescriptionPrimary ATX Power Connector Connector DefinitionsProcessor Power Connector Secondary Power ConnectionOverheat/Fan Fail LED Power LEDReset Button Power Fail LEDPower Button USB0/1 Universal Serial Bus PortsSerial Ports USB2/3 HeadersFan Headers ATX PS/2 Keyboard and PS/2 Mouse PortsSMB Power I2C Power LED/SpeakerJLAN1/2 Ethernet Ports Ipmb HeaderWake-On-Ring Overheat LEDWake-On-LAN Chassis IntrusionJumper Settings Explanation JumpersCmos Clear Onboard Speaker Enable/ Disable PCI-X Slot Frequency SelectWatch Dog Scsi Termination Enable/ Disable Scsi Controller Enable/ DisableVGA Enable/Disable Power Force OnI2C to PCI Enable/Disable Onboard Indicators+3.3V Power LED JLAN1/JLAN2 LEDsPost Code LEDs Scsi Activity LEDsFloppy, IDE and Scsi Drive Connections Floppy ConnectorIDE Connector Diffsens Termpwr Scsi ConnectorsPage Chapter Advanced Chassis Setup Static-Sensitive DevicesTools Required Chassis Front and Rear Views Control PanelSystem Fans Installing a new fanSystem Fan Failure Replacing System FansAccessing the Drive Bays Drive Bay Installation/RemovalMounting a Scsi drive in a drive carrier Scsi Drive InstallationInstalling/removing hot-swap Scsi drives CD-ROM and Floppy Drive Installation Power Supply Failure Power SupplyRemoving/Replacing the Power Supply Removing the power supplyRemoving/Replacing the Power Supply Page Starting the Setup Utility ChapterIntroduction Advanced Settings Menu Main MenuCPU Configuration Sub-Menu IDE Configuration A.R.T DMA ModeBit Data Transfer Hard Disk Write ProtectFloppy Configuration PCI/PnP MenuSuper IO Configuration North Bridge Configuration Chipset MenuUser Configuration Mode MCT Timing ModeEnable Clock to All DIMMs ECC Configuration Dram ECC EnableECC Chip Kill Power Down ControlDram Scrub Redirect Dram BG ScrubATA Configuration Acpi Configuration Advanced Acpi ConfigurationEvent Log Configuration Hyper Transport Configuration Remote Access Configuration AMD PowerNow ConfigurationMPS Configuration PCI Express ConfigurationSystem Health Monitor CPU Overheat TemperatureSystem Fan Monitor Fan Speed Control ModesBoot Settings Configuration Boot MenuHard Disk Drives Boot Device PriorityRemovable Drives CD/DVD DrivesExit Menu Security MenuLoad Fail-Safe Defaults Load Optimal DefaultsPage Appendix a Bios Error Beep Codes Amibios Error Beep CodesBeep Code Error Message Description Page Uncompressed Initialization Codes Appendix B Bios Post Checkpoint CodesBootblock Recovery Codes Uncompressed Initialization Codes Checkpoint Appendix B Bios Post Checkpoint Codes Checkpoint A9h Aah Abh B0h B1h 00h Page Appendix C System Specifications Power Supply WeightServerboard ChassisRegulatory Compliance