SUPER MICRO Computer AS1020S-8 user manual Appendix B Bios Post Checkpoint Codes

Page 95

Appendix B: BIOS POST Checkpoint Codes

Checkpoint

4Ch

4Dh

4Eh

4Fh

50h

51h

52h

53h

54h

57h

58h

59h

60h

62h

65h

66h

67h

7Fh

80h

81h

82h

83h

84h

85h

Code Description

The memory below 1 MB has been cleared via a soft reset. Clearing the memory above 1 MB next.

The memory above 1 MB has been cleared via a soft reset. Saving the memory size next. Going to checkpoint 52h next.

The memory test started, but not as the result of a soft reset. Displaying the fi rst 64 KB memory size next.

The memory size display has started. The display is updated during the memory test. Performing the sequential and random memory test next.

The memory below 1 MB has been tested and initialized. Adjusting the displayed memory size for relocation and shadowing next.

The memory size display was adjusted for relocation and shadowing.

The memory above 1 MB has been tested and initialized. Saving the memory size information next.

The memory size information and the CPU registers are saved. Entering real mode next.

Shutdown was successful. The CPU is in real mode. Disabling the Gate A20 line, parity, and the NMI next.

The A20 address line, parity, and the NMI are disabled. Adjusting the memory size depending on relocation and shadowing next.

The memory size was adjusted for relocation and shadowing. Clearing the Hit <DEL> message next.

The Hit <DEL> message is cleared. The <WAIT...> message is displayed. Starting the DMA and interrupt controller test next.

The DMA page register test passed. Performing the DMA Controller 1 base register test next.

The DMA controller 1 base register test passed. Performing the DMA controller 2 base register test next.

The DMA controller 2 base register test passed. Programming DMA controllers 1 and 2 next.

Completed programming DMA controllers 1 and 2. Initializing the 8259 interrupt controller next.

Completed 8259 interrupt controller initialization.

Extended NMI source enabling is in progress.

The keyboard test has started. Clearing the output buffer and checking for stuck keys. Issuing the keyboard reset command next.

A keyboard reset error or stuck key was found. Issuing the keyboard controller interface test command next.

The keyboard controller interface test completed. Writing the command byte and initializing the circular buffer next.

The command byte was written and global data initialization has completed. Check- ing for a locked key next.

Locked key checking is over. Checking for a memory size mismatch with CMOS RAM data next.

The memory size check is done. Displaying a soft error and checking for a password or bypassing WINBIOS Setup next.

B-5

Image 95
Contents AS1020S-8 Manual Revision Release Date December 28 Manual Organization PrefaceAbout This Manual Bios System SafetyAdvanced Serverboard Setup Advanced Chassis SetupPreface Table of Contents HDD LED NIC1 LED NIC2 LED Advanced Serverboard SetupJsled Advanced Chassis SetupAppendices BiosPage Overview Chapter IntroductionServerboard Features Server Chassis Features Cooling System Serverworks HT-2000/1000 Chipset System Block Diagram Page Unpacking the System Chapter Server InstallationPreparing for Setup Server Precautions Choosing a Setup LocationRack Precautions Rack Mounting Considerations Identifying the Sections of the Rails Installing the System into a RackInstalling the Rack Rails Identifying the Sections of the Rails Installing the Chassis RailsInstalling the Server into a Rack Installing the Server into the RackInstalling the Server into a Telco Rack Installing the Server into a Telco RackChecking the Serverboard Setup Check the Scsi disk drives Checking the Drive Bay SetupAccessing the drive bays CD-ROM and floppy disk drivesCheck the airflow Supplying power to the systemControl Panel Buttons Chapter System InterfaceControl Panel LEDs Scsi Drive Carrier LEDs Page Electrical Safety Precautions Chapter System SafetyGeneral Safety Precautions ESD Precautions Installing the Onboard Battery Operating PrecautionsUnpacking Chapter Advanced Serverboard SetupPrecautions Handling the ServerboardMounting the Serverboard into a Chassis Processor and Heatsink InstallationInstalling the Processor install to the CPU#1 socket first Page Installing Heatsinks Installing the HeatsinksConnecting Power Cables Connecting CablesConnecting Data Cables I/O Ports Connecting the Control PanelSupport Installing MemoryOptimizing memory performance Side and Top Views of DDR InstallationPCI slots PCI card installationAdding PCI Cards H8DSR-8 Serverboard Layout Not drawn to scale Serverboard DetailsOnboard LEDs Description Jumpers Description Default SettingConnectors Description H8DSR-8 Quick ReferenceSecondary Power Connection Connector DefinitionsPrimary ATX Power Connector Processor Power ConnectorOverheat/Fan Fail LED Power LEDUSB0/1 Universal Serial Bus Ports Power Fail LEDReset Button Power ButtonATX PS/2 Keyboard and PS/2 Mouse Ports USB2/3 HeadersSerial Ports Fan HeadersIpmb Header Power LED/SpeakerSMB Power I2C JLAN1/2 Ethernet PortsChassis Intrusion Overheat LEDWake-On-Ring Wake-On-LANCmos Clear Jumper SettingsExplanation Jumpers Watch Dog Onboard Speaker Enable/ DisablePCI-X Slot Frequency Select Power Force On Scsi Controller Enable/ DisableScsi Termination Enable/ Disable VGA Enable/DisableJLAN1/JLAN2 LEDs Onboard IndicatorsI2C to PCI Enable/Disable +3.3V Power LEDPost Code LEDs Scsi Activity LEDsFloppy, IDE and Scsi Drive Connections Floppy ConnectorIDE Connector Diffsens Termpwr Scsi ConnectorsPage Tools Required Chapter Advanced Chassis SetupStatic-Sensitive Devices Chassis Front and Rear Views Control PanelReplacing System Fans Installing a new fanSystem Fans System Fan FailureAccessing the Drive Bays Drive Bay Installation/RemovalMounting a Scsi drive in a drive carrier Scsi Drive InstallationInstalling/removing hot-swap Scsi drives CD-ROM and Floppy Drive Installation Removing the power supply Power SupplyPower Supply Failure Removing/Replacing the Power SupplyRemoving/Replacing the Power Supply Page Introduction Starting the Setup UtilityChapter CPU Configuration Sub-Menu Advanced Settings MenuMain Menu IDE Configuration Hard Disk Write Protect DMA ModeA.R.T Bit Data TransferFloppy Configuration PCI/PnP MenuSuper IO Configuration North Bridge Configuration Chipset MenuECC Configuration Dram ECC Enable MCT Timing ModeUser Configuration Mode Enable Clock to All DIMMsDram BG Scrub Power Down ControlECC Chip Kill Dram Scrub RedirectEvent Log Configuration ATA ConfigurationAcpi Configuration Advanced Acpi Configuration Hyper Transport Configuration PCI Express Configuration AMD PowerNow ConfigurationRemote Access Configuration MPS ConfigurationFan Speed Control Modes CPU Overheat TemperatureSystem Health Monitor System Fan MonitorBoot Settings Configuration Boot MenuCD/DVD Drives Boot Device PriorityHard Disk Drives Removable DrivesExit Menu Security MenuLoad Fail-Safe Defaults Load Optimal DefaultsPage Beep Code Error Message Description Appendix a Bios Error Beep CodesAmibios Error Beep Codes Page Uncompressed Initialization Codes Appendix B Bios Post Checkpoint CodesBootblock Recovery Codes Uncompressed Initialization Codes Checkpoint Appendix B Bios Post Checkpoint Codes Checkpoint A9h Aah Abh B0h B1h 00h Page Appendix C System Specifications Chassis WeightPower Supply ServerboardRegulatory Compliance