Cypress CY7C1332AV25 manual Features, Functional Description, Configuration, Logic Block Diagram

Page 1

CY7C1330AV25

PRELIMINARYCY7C1332AV25

18-Mbit (512K x 36/1Mbit x 18) Pipelined Register-Register Late Write

Features

Fast clock speed: 250, 200 MHz

Fast access time: 2.0, 2.25 ns

Synchronous Pipelined Operation with Self-timed Late Write

Internally synchronized registered outputs eliminate the need to control OE

2.5V core supply voltage

1.4–1.9V VDDQ supply with VREF of 0.68–0.95V

— Wide range HSTL I/O Levels

Single Differential HSTL clock Input K and K

Single WE (READ/WRITE) control pin

Individual byte write (BWS[a:d]) control (may be tied LOW)

Common I/O

Asynchronous Output Enable Input

Programmable Impedance Output Drivers

JTAG boundary scan for BGA packaging version

Available in a 119-ball BGA package (CY7C1330AV25 and CY7C1332AV25)

Functional Description

The CY7C1330AV25 and CY7C1332AV25 are high perfor- mance, Synchronous Pipelined SRAMs designed with late write operation. These SRAMs can achieve speeds up to 250 MHz. Each memory cell consists of six transistors.

Late write feature avoids an idle cycle required during the turnaround of the bus from a read to a write.

All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (K). The synchronous inputs include all addresses (A), all data inputs (DQ[a:d]), Chip Enable (CE), Byte Write Selects (BWS[a:d]), and read-write control (WE). Read or Write Operations can be initiated with the chip enable pin (CE). This signal allows the user to select/deselect the device when desired.

Power down feature is accomplished by pulling the Synchronous signal ZZ HIGH.

Output Enable (OE) is an asynchronous input signal. OE can be used to disable the outputs at any given time.

Four pins are used to implement JTAG test capabilities. The JTAG circuitry is used to serially shift data to and from the device. JTAG inputs use LVTTL/LVCMOS levels to shift data during this testing mode of operation.

Configuration

CY7C1330AV25 – 512K x 36

CY7C1332AV25 – 1M x 18

Logic Block Diagram

Clock

K,K Buffer

Ax

 

CONTROL

 

 

 

 

CE

 

 

and WRITE

 

 

 

 

 

LOGIC

WE

BWSx

ZZ

D Data-In REG.

CE Q (2stage)

512Kx36

1Mx18

MEMORY

ARRAY

OUTOUT REGISTERS and LOGIC

DQx

OE

 

AX

DQX

 

 

X

 

 

BWS

512Kx36

X = 18:0

X = a, b, c, d

X = a, b, c, d

 

 

 

 

 

 

1Mx18

X = 19:0

X = a, b

X = a, b

 

 

 

 

 

 

Cypress Semiconductor Corporation

198 Champion Court • San Jose, CA 95134-1709

408-943-2600

Document No: 001-07844 Rev. *A

 

Revised September 20, 2006

[+] Feedback

Image 1
Contents Configuration FeaturesLogic Block Diagram Functional DescriptionMaximum Access Time Maximum Operating Current Pin Configurations Ball BGA 14 x 22 x 2.4 mmSelection Guide UnitName Type Description Pin DefinitionsByte Write Select Inputs, active LOW. Qualified with Serial clock to the Jtag circuit No connectsIntroduction Sleep ModeFunctional Overview Cycle Description Truth , 2, 3, 4 ZZ Mode Electrical CharacteristicsWrite Cycle Descriptions 1 Write Cycle Descriptions1Ieee 1149.1 Serial Boundary Scan Jtag Extest EXIT2-IR UPDATE-DR UPDATE-IR TAP Controller State Diagram6TAP Electrical Characteristics Over the Operating Range7, 8 TAP Controller Block DiagramParameter Description Min Max Unit Set-up TimesIdentification Register Definitions TAP Timing and Test Conditions11Parameter Description Min Output TimesInstruction Codes Scan Register SizesBoundary Scan Order 1 Mbit x Boundary Scan Order 512K x Maximum Ratings Electrical Characteristics Over the Operating RangeOperating Range Ambient RangeThermal Resistance17 Capacitance17AC Test Loads and Waveforms Parameter Description Test Conditions Max Unit250 200 Parameter Description Unit Min Max Switching Characteristics 18, 19, 20Clock READ/WRITE/DESELECT Sequence OE Controlled23, 24, 25 Switching Waveforms= DON’T Care = Undefined Originally Deselected READ/WRITE/DESELECT Sequence CE ControlledOrdering Information Package DiagramBall Pbga 14 x 22 x 2.4 mm New data sheet ECN No Issue Date Orig. Description of ChangeMinor change Moved data sheet to web Document History