Cypress CY7C1516JV18, CY7C1518JV18 Switching Waveforms, Nop, NOP Write Read, Care Undefined

Page 23

CY7C1516JV18, CY7C1527JV18

CY7C1518JV18, CY7C1520JV18

Switching Waveforms

Figure 5. Read/Write/Deselect Sequence [26, 27, 28]

NOP

 

READ

READ

1

 

2

3

K

 

 

 

tKH

tKL

tCYC

tKHKH

K

 

 

 

LD

tSC

 

 

 

tHC

 

R/W

NOP

NOP

WRITE

WRITE

READ

 

 

 

4

5

6

7

8

9

10

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A

A0

A1

tSA tHA

DQ

tKHCH tCLZ tCO

C

A2

A3

tHD

tSD

Q00 Q01 Q10

Q11

tCQDOH

 

tDOH

tCHZ

tCQD

 

A4

tHD

tSD

D21

D30

D31

Q41

t KHCH

C#

tKH tKL

 

tCYC

tKHKH

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CQ

tCQOH

tCCQO

tCQOH

CQ#

tCCQO

tCQH

 

tCQHCQH

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CARE

UNDEFINED

Notes

26.Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, that is, A0 + 1.

27.Outputs are disabled (High-Z) one clock cycle after a NOP.

28.In this example, if address A2 = A1, then data D20 = Q10 and D21 = Q11. Write data is forwarded immediately as read results. This note applies to the whole diagram.

Document Number: 001-12559 Rev. *D

Page 23 of 26

[+] Feedback

Image 23
Contents Selection Guide FeaturesConfigurations Functional DescriptionCLK Logic Block Diagram CY7C1516JV18Logic Block Diagram CY7C1527JV18 DoffBWS Logic Block Diagram CY7C1518JV18Logic Block Diagram CY7C1520JV18 CY7C1527JV18 8M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1516JV18 8M xCY7C1520JV18 2M x CY7C1518JV18 4M xPin Name Pin Description Pin DefinitionsTCK Pin for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TDO for JtagDDR Operation Single Clock ModeFunctional Overview Echo Clocks Application ExampleDepth Expansion Programmable ImpedanceNWS0 NWS1 Write Cycle DescriptionsBWS0 BWS1 BWS0 BWS1 BWS2 BWS3 BWS0Ieee 1149.1 Serial Boundary Scan Jtag Idcode State diagram for the TAP controller follows TAP Controller State DiagramTCK TAP Controller Block DiagramTAP Electrical Characteristics TDITAP Timing and Test Conditions TAP AC Switching CharacteristicsInstruction Codes Identification Register DefinitionsScan Register Sizes Bit # Bump ID Boundary Scan OrderDLL Constraints Power Up Sequence in DDR-II SramPower Up Sequence Maximum Ratings Electrical CharacteristicsDC Electrical Characteristics Parameter Description Test Conditions Max Unit AC Electrical CharacteristicsCapacitance Thermal ResistanceDLL Timing Cypress Consortium Description 300 MHz 250 MHz UnitParameter Min Max NOP Write Read Switching WaveformsNOP ReadOrdering Information Ball Fbga 15 x 17 x 1.40 mm Package DiagramREV ECN no Issue ORIG. Description of Change Date Sales, Solutions, and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions