Cypress CY7C1516JV18, CY7C1518JV18, CY7C1520JV18 Power Up Sequence in DDR-II Sram, DLL Constraints

Page 19

CY7C1516JV18, CY7C1527JV18 CY7C1518JV18, CY7C1520JV18

Power Up Sequence in DDR-II SRAM

DDR-II SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations.

Power Up Sequence

Apply power and drive DOFF either HIGH or LOW (all other inputs can be HIGH or LOW).

Apply VDD before VDDQ.

Apply VDDQ before VREF or at the same time as VREF.

Drive DOFF HIGH.

DLL Constraints

DLL uses K clock as its synchronizing input. The input must have low phase jitter, which is specified as tKC Var.

The DLL functions at frequencies down to 120 MHz.

If the input clock is unstable and the DLL is enabled, then the DLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide1024 cycles stable clock to relock to the desired clock frequency.

Provide stable DOFF (HIGH), power and clock (K, K) for 1024 cycles to lock the DLL.

K

K

VDD/ VDDQ

DOFF

Figure 3. Power Up Waveforms

~ ~

 

~ ~

 

Unstable Clock

> 1024 Stable clock

Start Normal

 

 

Operation

Clock Start (Clock Starts after VDD/ V DDQ Stable)

VDD/ V DDQ Stable (< +/- 0.1V DC per 50ns )

Fix High (or tie to VDDQ)

Document Number: 001-12559 Rev. *D

Page 19 of 26

[+] Feedback

Image 19
Contents Selection Guide FeaturesConfigurations Functional DescriptionCLK Logic Block Diagram CY7C1516JV18Logic Block Diagram CY7C1527JV18 DoffLogic Block Diagram CY7C1520JV18 Logic Block Diagram CY7C1518JV18BWS CY7C1527JV18 8M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1516JV18 8M xCY7C1520JV18 2M x CY7C1518JV18 4M xPin Name Pin Description Pin DefinitionsTCK Pin for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TDO for JtagFunctional Overview Single Clock ModeDDR Operation Echo Clocks Application ExampleDepth Expansion Programmable ImpedanceBWS0 BWS1 Write Cycle DescriptionsNWS0 NWS1 BWS0 BWS1 BWS2 BWS3 BWS0Ieee 1149.1 Serial Boundary Scan Jtag Idcode State diagram for the TAP controller follows TAP Controller State DiagramTCK TAP Controller Block DiagramTAP Electrical Characteristics TDITAP Timing and Test Conditions TAP AC Switching CharacteristicsScan Register Sizes Identification Register DefinitionsInstruction Codes Bit # Bump ID Boundary Scan OrderPower Up Sequence Power Up Sequence in DDR-II SramDLL Constraints DC Electrical Characteristics Electrical CharacteristicsMaximum Ratings Parameter Description Test Conditions Max Unit AC Electrical CharacteristicsCapacitance Thermal ResistanceParameter Min Max Cypress Consortium Description 300 MHz 250 MHz UnitDLL Timing NOP Write Read Switching WaveformsNOP ReadOrdering Information Ball Fbga 15 x 17 x 1.40 mm Package DiagramWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal InformationREV ECN no Issue ORIG. Description of Change Date