Cypress CY7C1527JV18, CY7C1518JV18, CY7C1520JV18 Write Cycle Descriptions, BWS0 BWS1, NWS0 NWS1

Page 10

CY7C1516JV18, CY7C1527JV18

CY7C1518JV18, CY7C1520JV18

Truth Table

The truth table for the CY7C1516JV18, CY7C1527JV18, CY7C1518JV18, and CY7C1520JV18 follows. [2, 3, 4, 5, 6, 7]

Operation

K

LD

R/W

DQ

DQ

Write Cycle:

L-H

L

L

D(A1) at K(t + 1)

D(A2) at

 

 

K(t + 1)

Load address; wait one cycle;

 

 

 

 

 

 

 

 

 

input write data on consecutive K and

K

rising edges.

 

 

 

 

 

 

 

 

 

Read Cycle:

L-H

L

H

Q(A1) at

 

 

Q(A2) at C(t + 2)

C(t + 1)

Load address; wait one and a half cycle;

 

 

 

 

 

 

 

 

 

read data on consecutive C and C rising edges.

 

 

 

 

 

 

 

 

 

NOP: No Operation

L-H

H

X

High-Z

High-Z

 

 

 

 

 

 

Standby: Clock Stopped

Stopped

X

X

Previous State

Previous State

 

 

 

 

 

 

 

 

 

 

 

 

Burst Address Table

(CY7C1518JV18, CY7C1520JV18)

First Address (External)

Second Address (Internal)

X..X0

X..X1

 

 

X..X1

X..X0

 

 

Write Cycle Descriptions

The write cycle description table for CY7C1516JV18 and CY7C1518JV18 follows. [2, 8]

 

BWS0/

BWS1/

K

 

 

 

Comments

 

 

 

 

K

 

 

 

 

 

 

 

 

 

 

 

 

NWS0

 

NWS1

 

 

 

 

 

 

 

 

 

 

 

 

L

 

L

L–H

 

During the data portion of a write sequence:

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1516JV18 both nibbles (D[7:0]) are written into the device.

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1518JV18 both bytes (D[17:0]) are written into the device.

 

 

 

L

 

L

L-H

During the data portion of a write sequence:

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1516JV18 both nibbles (D[7:0]) are written into the device.

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1518JV18 both bytes (D[17:0]) are written into the device.

 

 

 

L

 

H

L–H

 

During the data portion of a write sequence:

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1516JV18 only the lower nibble (D[3:0]) is written into the device, D[7:4]

remains unaltered.

 

 

 

 

 

 

 

 

 

 

CY7C1518JV18 only the lower byte (D[8:0]) is written into the device, D[17:9]

remains unaltered.

 

L

 

H

L–H

During the data portion of a write sequence:

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1516JV18 only the lower nibble (D[3:0]) is written into the device, D[7:4]

remains unaltered.

 

 

 

 

 

 

 

 

 

 

CY7C1518JV18 only the lower byte (D[8:0]) is written into the device, D[17:9]

remains unaltered.

 

H

 

L

L–H

 

During the data portion of a write sequence:

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1516JV18 only the upper nibble (D[7:4]) is written into the device, D[3:0]

remains unaltered.

 

 

 

 

 

 

 

 

 

 

CY7C1518JV18 only the upper byte (D[17:9]) is written into the device, D[8:0]

remains unaltered.

 

H

 

L

L–H

During the data portion of a write sequence:

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1516JV18 only the upper nibble (D[7:4]) is written into the device, D[3:0]

remains unaltered.

 

 

 

 

 

 

 

 

 

 

CY7C1518JV18 only the upper byte (D[17:9]) is written into the device, D[8:0]

remains unaltered.

 

H

 

H

L–H

 

No data is written into the devices during this portion of a write operation.

 

 

 

 

 

 

 

 

 

 

 

 

H

 

H

L–H

No data is written into the devices during this portion of a write operation.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Notes

2.X = “Don’t Care,” H = Logic HIGH, L = Logic LOW, represents rising edge.

3.Device powers up deselected with the outputs in a tri-state condition.

4.On CY7C1518JV18 and CY7C1520JV18, “A1” represents address location latched by the devices when transaction was initiated and “A2” represents the addresses sequence in the burst. On CY7C1516JV18 and CY7C1527JV18, “A1” represents A + ‘0’ and “A2” represents A + ‘1’.

5.“t” represents the cycle at which a read/write operation is started. t + 1 and t + 2 are the first and second clock cycles succeeding the “t” clock cycle.

6.Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.

7.It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.

8.Is based on a write cycle that was initiated in accordance with the Write Cycle Descriptions table. NWS0, NWS1, BWS0, BWS1, BWS2, and BWS3 can be altered on different portions of a write cycle, as long as the setup and hold requirements are achieved.

Document Number: 001-12559 Rev. *D

Page 10 of 26

[+] Feedback

Image 10
Contents Functional Description FeaturesConfigurations Selection GuideDoff Logic Block Diagram CY7C1516JV18Logic Block Diagram CY7C1527JV18 CLKLogic Block Diagram CY7C1520JV18 Logic Block Diagram CY7C1518JV18BWS CY7C1516JV18 8M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1527JV18 8M xCY7C1518JV18 4M x CY7C1520JV18 2M xPin Definitions Pin Name Pin DescriptionTDO for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TCK Pin for JtagFunctional Overview Single Clock ModeDDR Operation Programmable Impedance Application ExampleDepth Expansion Echo ClocksBWS0 BWS1 Write Cycle DescriptionsNWS0 NWS1 BWS0 BWS0 BWS1 BWS2 BWS3Ieee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram State diagram for the TAP controller followsTDI TAP Controller Block DiagramTAP Electrical Characteristics TCKTAP AC Switching Characteristics TAP Timing and Test ConditionsScan Register Sizes Identification Register DefinitionsInstruction Codes Boundary Scan Order Bit # Bump IDPower Up Sequence Power Up Sequence in DDR-II SramDLL Constraints DC Electrical Characteristics Electrical CharacteristicsMaximum Ratings Thermal Resistance AC Electrical CharacteristicsCapacitance Parameter Description Test Conditions Max UnitParameter Min Max Cypress Consortium Description 300 MHz 250 MHz UnitDLL Timing Read Switching WaveformsNOP NOP Write ReadOrdering Information Package Diagram Ball Fbga 15 x 17 x 1.40 mmWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal InformationREV ECN no Issue ORIG. Description of Change Date