Cypress CY7C09079V manual Addressl Match, Datainl Valid CLK R, Address R Match, Data Outr Valid

Page 10

 

 

CY7C09079V/89V/99V

 

 

CY7C09179V/89V/99V

Switching Waveforms (continued)

 

 

Figure 9. Left Port Write to Flow-Through Right Port Read[22, 23, 24, 25]

CLKL

tHW

 

tSW

 

R/WL

 

 

tSA

tHA

 

ADDRESSL

MATCH

NO

MATCH

 

tHD

tSD

 

DATAINL VALID

CLKR

 

 

 

 

tCCS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCD1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tSW

 

 

 

tHW

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R/W

R

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tSA

 

 

tHA

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ADDRESSR

 

 

 

 

 

MATCH

 

 

 

 

 

 

 

 

 

NO

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MATCH

 

 

 

 

tCWDD

tCD1

DATAOUTR

 

 

 

 

 

 

 

 

 

 

VALID

 

 

 

 

 

 

VALID

 

 

 

 

tDC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tDC

 

 

 

 

 

 

 

 

 

 

 

 

 

Notes

20.In this depth expansion example, B1 represents Bank #1 and B2 is Bank #2; Each Bank consists of one Cypress dual-port device from this datasheet. ADDRESS(B1) = ADDRESS(B2).

21.OE and ADS = VIL; CE1(B1), CE1(B2), R/W, CNTEN, and CNTRST = VIH.

22.The same waveforms apply for a right port write to flow-through left port read.

23.CE0 and ADS = VIL; CE1, CNTEN, and CNTRST = VIH.

24.OE = VIL for the right port, which is being read from. OE = VIH for the left port, which is being written to.

25.It tCCS maximum specified, then data from right port READ is not valid until the maximum specified for tCWDD. If tCCS>maximum specified, then data is not valid until tCCS + tCD1. tCWDD does not apply in this case.

Document #: 38-06043 Rev. *C

Page 10 of 21

[+] Feedback

Image 10
Contents Logic Block Diagram FeaturesCypress Semiconductor Corporation 198 Champion Court Pin Configurations Functional DescriptionO2R VCC O3R O4R O5R O6R O7R O8R Description CY7C09079V/89V/99V Selection GuidePin Definitions CY7C09179V/89V/99VOperating Range Electrical Characteristics Over the Operating RangeMaximum Ratings CapacitanceLoad 1 -6 and -7 only Used for t CKLZ, t OLZ, & t OHZALL Inputpulses OutputADS Switching Characteristics Over the Operating RangePort to Port Delays CntenAddress CLKData OUT Clkl Switching WaveformsDataout ADDRESSB1Address R Match Addressl MatchDatainl Valid CLK R Data Outr ValidData CLK CE0CE1 Read no Operation Write ReadPipelined Read-to-Write-to-Read OE Controlled19, 26, 27 Read WriteFlow-Through Read-to-Write-to-Read OE = VIL17, 19, 26, 27 Read Write OperationRead with Counter Counter Hold External Address ADSRead Read Counter Hold External Read with Counter With AddressAddress Internal ADS CntenCounter Reset Pipelined Outputs19, 26, 32 Data Data OUT Counter Write Read Reset Address0 -I/O Operation Read/Write and Enable Operation34, 35 Inputs OutputsMode Operation Address Counter Control Operation 34, 38, 39 PreviousSpeed ns Ordering Code Ordering InformationPackage Type Operating Range 64K x9 3.3V Synchronous Dual-Port Sram Package Diagram Pin Thin Plastic Quad Flat Pack Tqfp A100Document History Sales, Solutions, and Legal InformationDocument Number Rev ECN No Orig. Description of Change

CY7C09089V, CY7C09189V, CY7C09179V, CY7C09079V, CY7C09199V specifications

Cypress Semiconductor has developed a series of high-performance static random-access memory (SRAM) chips, including the CY7C09099V, CY7C09199V, CY7C09079V, CY7C09179V, and CY7C09189V. These SRAM products are designed for a wide array of applications, ranging from telecommunications and networking to consumer electronics, due to their high speed, low latency, and reliable performance.

One of the most notable features of these CY7C series devices is their high-density configuration. These chips generally offer densities ranging from 256Kb to 16Mb, making them suitable for various applications requiring significant memory capacity without sacrificing speed. Additionally, they typically incorporate a low-power architecture, allowing for efficient energy consumption, which is crucial in battery-operated devices.

The CY7C09099V and CY7C09199V variants are particularly noted for their high-speed access times, achieving data rate performance levels that meet the stringent requirements of modern computing tasks. The read and write access times can vary from 10ns to 15ns, ensuring that these devices can handle fast data processing demands. Their robust performance is complemented by features such as a single supply voltage that simplifies circuit design while providing ease of integration into various systems.

One of the advanced technologies used in these SRAM devices is the asynchronous read and write operation. This technology allows the memory to provide quick data retrieval and storage without the need for complex timing sequences, enhancing overall system responsiveness. Moreover, the chips feature a common data input/output interface, which simplifies communication protocols and reduces design complexity.

Another essential characteristic of the CY7C series is their wide operating temperature range, making them suitable for industrial applications. The ability to operate in diverse environmental conditions increases their reliability across different sectors. Embedded parity checking within the memory architecture helps to detect and correct errors, further ensuring data integrity.

Overall, Cypress’s CY7C09099V, CY7C09199V, CY7C09079V, CY7C09179V, and CY7C09189V SRAM devices represent a significant advancement in memory technology. With a blend of high-speed performance, low power consumption, and robust reliability, they are designed to meet the evolving needs of modern electronic applications, providing designers with a reliable solution for high-performance memory requirements.