CY62157E MoBL®
8-Mbit (512K x 16) Static RAM
Features
•Very high speed: 45 ns
•Wide voltage range:
•
•
— Typical active current: 1.8 mA @ f = 1 MHz
•
•Easy memory expansion with CE1, CE2 and OE features
•Automatic
•CMOS for optimum speed/power
•Available in
Functional Description[1]
The CY62157E is a
also has an automatic
0through IO15) are placed in
a
Writing to the device is accomplished by taking Chip Enable (CE1 LOW and CE2 HIGH) and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from IO pins (IO0 through IO7), is written into the location specified on the address pins (A0 through A18). If Byte High Enable (BHE) is LOW, then data from IO pins (IO8 through IO15) is written into the location specified on the address pins (A0 through A18).
Reading from the device is accomplished by taking Chip Enable (CE1 LOW and CE2 HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on IO0 to IO7. If Byte High Enable (BHE) is LOW, then data from memory will appear on IO8 to IO15. See the truth table at the back of this data sheet for a complete description of read and write modes.
Logic Block Diagram
A10 |
|
|
|
|
| ||||||||
|
|
|
| ||||||||||
A9 |
|
|
|
| |||||||||
A8 |
|
|
|
|
| DECODER | |||||||
|
|
|
| ||||||||||
A45 | |||||||||||||
A7 |
|
|
|
|
| ||||||||
A6 |
|
|
|
| |||||||||
A |
|
|
|
|
|
|
|
|
| ROW | |||
|
|
|
|
|
|
| |||||||
A2 | |||||||||||||
A3 |
|
|
|
|
|
|
|
|
|
| |||
A1 |
|
|
| ||||||||||
|
| ||||||||||||
A0 |
|
|
|
|
| ||||||||
|
|
|
|
DATA IN DRIVERS
512K x 16 RAM Array
SENSE AMPS
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| COLUMN DECODER |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| ||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| BHE |
|
|
|
|
|
| CE2 | |||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| WE |
|
|
|
| ||||||
11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| CE1 | ||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| OE |
|
|
|
|
| ||||||||||||||||||||
A A A | A | A | A A | A |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| ||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
BLE
| CE2 | |
CIRCUIT | BHE |
BLE |
|
|
|
|
| CE | 1 |
|
|
|
|
Note:
1. For best practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
Cypress Semiconductor Corporation | • | 198 Champion Court • San Jose, CA | • | |
Document #: |
| Revised November 21, 2006 |
[+] Feedback