Xilinx PCI v3.0 manual Changes prior to v3.0, refer to v2.2.1 template set

Page 3

 

Version

Revision

 

 

 

06/24/02

3.0

Initial Xilinx release of corporate-wide common template set, used for User Guides,

 

 

Tutorials, Release Notes, Manuals, and other lengthy, multiple-chapter documents

 

 

created by both CMP and ITP. See related documents for further information.

 

 

Descriptions for revisions prior to v3.0 have been abbreviated. For a full summary of revision

 

 

changes prior to v3.0, refer to v2.2.1 template set.

 

 

 

10/30/02

3.1

Updated spelling of RocketIO and SelectIO trademarks in ug000_title.fm per 10/09/02

 

 

broadcast email announcement. Also updated file version number and date.

 

 

 

12/06/02

3.2

Fixed all instances of old character formats in header/footer in Master pages.

 

 

 

01/20/03

3.3

Revised copyright date in ug000_title.fm to 2003. Changed all instances of “Manual” in

 

 

ug000_preface.fm to “Guide”. Added PDF Information format under Format

 

 

Document PDF Setup...

 

 

 

02/06/03

3.4

Added paragraph formats GlossBulleted, GlossNumbered, and GlossNumberedCont.

 

 

 

02/25/03

3.4.1

Minor clean-ups and corrections.

 

 

 

03/25/03

3.5

Corrected Reference Page identification problem that prevented the IX (index)

 

 

Reference page from taking control of Index formatting.

 

 

Modified paragraph tags Level1IX through Level3IX (index entries) to provide a

 

 

more uniform appearance and enhance clarity.

 

 

Removed <Italic> attribute from Heading2TOC special string on Reference pages.

 

 

Changed autonumbering properties of FigureTitle and TableTitle to remove chapter

 

 

number and hyphen.

 

 

 

04/30/03

3.5.1

Updated Additional Resources table in Preface to give correct URL to data sheets index

 

 

page instead of to obsolete Programmable Logic Data Book page.

 

 

 

11/11/04

3.5.2

Added installation and licensing chapter; updated to current template.

 

 

 

12/01/04

3.6

Updated to include Virtex-4 information.

 

 

 

3/7/05

3.7

Updated to ISE 7.1i and build number 3.0.145.

 

 

 

5/13/05

4.0

Updated to build 3.0.150 and Xilinx tools 7.1i SP2.

 

 

 

8/31/05

5.0

Updated to build 3.0.151 and Xilinx tools 7.1i SP4.

 

 

 

www.xilinx.com

PCI v3.0.151 Getting Started Guide

 

UG157 August 31, 2005

Image 3
Contents UG157 August 31 LogiCORE PCIVersion Revision PCI v3.0.151 Getting Started Guide UG157 August 31Changes prior to v3.0, refer to v2.2.1 template set PCI v3.0.151 Getting Started Guide Table of Contents Synthesizing a Design About This Guide Guide ContentsAdditional Resources ConventionsTypographical Conventions Meaning or Use Example Online DocumentPreface About This Guide Getting Started About the Example DesignAdditional Documentation Document Technical SupportFeedback PCI Interface CoreInstalling and Licensing the Core Installing the CoreSystem Requirements Core Generator IP Updates Installer Manual Installation Core Generator IP UpdateInstalling and Licensing the Core Direct Download of Standalone Core Installing the CoreDirect Download Licensing OptionsEvaluation FullInstalling Your License File Installing Your License FileInstalling and Licensing the Core Family Specific Considerations Design SupportGuide File 2S200-FG456-6C 33 MHz Pcimlc333s V300E-BG432-6C 66 MHz Pcimlc663d 2VP20-FF1152-6C/I 66 MHz Pcimlc663s 4VSX35-FF668-10C/I 33 MHz Pcimlc333g 2S50-PQ208-5C 33 MHz Pcimlc333s 2S300E-PQ208-6C 33 MHz Pcimlc333s 3S1200E-FG400-4C/I 33 MHz Pcimlc333s 4VSX35-FF668-11C/I 66 MHz Pcimlc663r Guide File Information Components Connections Family Specific ConsiderationsBus Width Detection Device InitializationInput Delay Buffers Datapath Output Clock Enable3Delay Buffer Settings Implementation Delay Setting Input Delay BuffersRegional Clock Usage Regional Clocking Illustration Regional Clock UsageBus Clock Usage Electrical Compliance Electrical ComplianceRegion Generating Bitstreams Generating BitstreamsUG157 August 31 Cadence NC-Verilog Functional SimulationModel Technology ModelSim VerilogFunctional Simulation Model Technology ModelSim VhdlInstall Path/vhdl/example/funcsim Synplicity Synplify Synthesizing a Design6Main Project Window Synthesizing a Design8Files to Add LogiCORE Files Synplicity Synplify10Main Project Window with Source Files 11Options for Implementation Device 12Create a New Project 14Select Files to Add Library 16Project Window with Source Files Exemplar LeonardoSpectrum Exemplar LeonardoSpectrumXilinx XST ISE Foundation Implementing a DesignImplementing a Design Timing Simulation Timing Simulation Install Path/vhdl/example/postsim Timing Simulation

PCI v3.0 specifications

Xilinx PCI Express (PCIe) v3.0 technology represents a significant leap in performance and efficiency for high-speed data transfer applications. As a critical interface standard for connecting peripheral devices to a host system, PCIe v3.0 introduces numerous enhancements that ensure faster data rates, increased bandwidth, and lower latency, meeting the rigorous demands of modern computing environments.

One of the standout features of PCIe v3.0 is its increased data transfer rate, which doubles the bandwidth compared to its predecessor, PCIe v2.0. This version supports a maximum theoretical bandwidth of 8 GT/s (gigatransfers per second) per lane, leading to an aggregate bandwidth of up to 32 GB/s with four lanes operating simultaneously, which is crucial for applications in data-intensive fields such as telecommunications, data centers, and high-performance computing.

Xilinx’s PCIe v3.0 solutions incorporate advanced error-handling mechanisms and improved power management. The technology employs a robust 128/130b encoding scheme that minimizes overhead while ensuring data integrity. Additionally, PCIe v3.0 supports native high-speed signaling, which not only reduces power consumption but also enhances signal quality, leading to greater reliability in data transmission.

The flexibility of Xilinx’s PCIe v3.0 implementation makes it ideal for various applications, including artificial intelligence, machine learning, and video processing, where rapid data throughput is paramount. Moreover, Xilinx provides extensive support through its Vivado Design Suite, enabling developers to easily integrate PCIe functionality into their designs while optimizing performance for specific applications through customizable settings.

Another key characteristic is the backward compatibility with earlier PCIe versions. This ensures that existing hardware can leverage new capabilities without necessitating a complete overhaul of the infrastructure, enhancing investment protection for users. The inclusion of additional features such as enhanced message signaling and the ability to support up to 64 thousand in-flight transactions further boosts the efficiency of data handling in a multi-threaded environment.

In summary, Xilinx PCI Express v3.0 technology is a powerful solution that combines high bandwidth, reduced latency, and enhanced reliability, making it an essential component for advanced computing architectures. Its robust features, coupled with Xilinx’s design tools and support, provide developers with the resources needed to push the boundaries of data transfer capabilities in a growing range of applications.