Ampro Corporation Littleboard 550 Pdreq, Pdiow, Pdiordy, Pdack, PDA1, PDA0, PDA2, PDCS1#

Page 42

Chapter 3

Hardware

Pin #

Signal

Description

21

PDREQ

Primary DMA Request – Used for DMA transfers between host and drive

 

 

(direction of transfer controlled by PDIOR* and PDIOW*). Also used in an

 

 

asynchronous mode with PDACK*. Drive asserts PDREQ when ready to transfer

 

 

or receive data.

22

GND

Ground

23

PDIOW*

Primary I/O Write Strobe – Strobe signal for write functions. Negative edge

 

 

enables data from a register or data port of the drive onto the host data bus.

 

 

Positive edge latches data at the host.

24

GND

Ground

25

PDIOR*

Primary I/O Read Strobe – Strobe signal for read functions. Negative edge

 

 

enables data from a register or data port of the drive onto the host data bus.

 

 

Positive edge latches data at the host.

26

GND

Ground

27

PDIORDY

Primary I/O Channel Ready – When negated extends the host transfer cycle of any

 

 

host register access when the drive is not ready to respond to a data transfer

 

 

request. High impedance if asserted.

28

NU

Not used (Pull down to ground through 470 ohm resistor)

29

PDACK*

Primary DMA Acknowledge – Used by the host to acknowledge data has been

 

 

accepted or data is available. Used in response to PDREQ asserted.

30

GND

Ground

31

IRQ14

Interrupt Request 14 – Asserted by drive when it has pending interrupt (PIO

 

 

transfer of data to or from the drive to the host).

32

NC

Not connected

33

PDA1

Primary Disk Address 1 – One of three signals (0 – 2) used to indicate which byte

 

 

in the ATA command block or control block is being accessed.

34

PD33_66

UDMA 33/66 Sense – Used to detect the presence of an 80 conductor IDE cable

 

 

on the primary IDE channel. Enables BIOS to sense which DMA mode to use for

 

 

IDE devices.

35

PDA0

Primary Disk Address 0 – Refer to PDA1 on pin-33 for more information.

 

 

 

36

PDA2

Primary Disk Address 2 – Refer to PDA1 on pin-33 for more information.

 

 

 

37

PDCS1#

Primary Slave/Master Chip Select 1 – Used to select the host-accessible

 

 

Command Block Register.

38

PDCS3#

Primary Slave/Master Chip Select 3 – Used to select the host-accessible

 

 

Command Block Register.

39

IDEPACT

Connected through 10k ohm resistor to +5V

 

 

 

40

GND

Ground

Notes: The shaded area denotes power or ground. The signals marked with * = Negative true logic.

Table 3-10. Secondary IDE Interface Pin/Signal Descriptions (J17)

Pin #

Signal

Description

1

IDERST*

IDE Reset – Low active hardware reset (RSTDRV inverted)

2

GND

Ground

3

SDD7

Secondary Disk Data 7 – These signals (D0-D15) carry the Data, Commands,

 

 

and Status between the host and the controller. D0 is the LSB of the even Byte

 

 

of the Word. D8 is the LSB of the Odd Byte of the Word.

36

Reference Manual

LittleBoard 550

Image 42
Contents LittleBoard Single Board Computer Reference Manual Audience Assumptions Contents Appendix a List of Tables Table A-1 Specifications Purpose of this ManualReference Material Related Ampro Products LittleBoard 550 Support ProductsOther LittleBoard Products Other Ampro Products Chapter Product Overview EBX ArchitectureProduct Description Stacking PC/104 Modules with the LittleBoardBoard Features Chapter Chapter Block Diagram ATAVIA Major Integrated Circuits ICsChip Type Mfg Model Description Function CPUAdditional Components Connector DefinitionsJack # Signal Description DIMM1Northb Indicator Definition Jumper # Installed Removed/InstalledDefault Jumper DefinitionsThb Specifications Physical SpecificationsDimension Mechanical Specifications LittleBoard 550 Dimensions Top view, #1115 705 415 730 200 050 350 800 600 385 345 Power Specifications Environmental SpecificationsThermal/Cooling Requirements Reference Manual LittleBoard Overview USBSdram Memory DIMM1 CPU U1Memory Flash Memory U17Interrupt Channel Assignments Memory MapAddress hex Subsystem Address MapBase Address Function VGAPin # Signal Input Description Output PC/104-Plus Interface J21GNT1 IDSEL0REQ0 CLK2Intd REQ2CLK0 IntaGNT2 IDSEL1REQ1 CLK3GNT0 IDSEL2IDSEL3 CLK1Pin # Signal Description J1 Row a PC/104 Interface J1A,B,C,DPin # Signal Descriptions J1 Row B DACK1 DACK3DRQ3 DRQ1Pin # Signal Descriptions J1 Row C Pin # Signal Descriptions J1 Row DDACK0 IRQ15IRQ14 DRQ0Pin # Signal Description IDE Interface J12, J17Pdior PdreqPdiow PdiordySDD9 SDD8SDD6 SDD5SDA2 SDA1SDA0 SDCS1#CompactFlash Adapter J23 PDCE1VCC PDCE2 PdrstFloppy Drive Interface J14 Pin # Signal In/Out Description Parallel Port Interface J15Serial Interfaces J11, J13 RS485 Serial Port ImplementationRXD1 DCD1DSR1 RTS1DCD3 CTS2DTR2 DSR3RXD4 DCD4DSR4 RTS4Utility Interfaces Utility 1 Interface J16Utility 2 Interface J24 Mouse InterfaceSystem Management Bus SMBus USB Signals USB0 and USB1 Component Address BinarySdram Eprom Batlow SuscPwrbt MdataUSB Signals USB2 and USB3 Utility 3 Interface J18Ethernet Interfaces J7, J32 TX+Audio Interface J28 Videor VideolVideognd CDLVideo Interfaces J3, J4, J5, J31 CRT InterfaceLCD Interface Enavdd Pin # Signal Description Line Channel Lvds InterfaceMiscellaneous Temperature MonitoringOops! Jumper Bios Recovery Real Time Clock RTCWatchdog Timer Hot Cable JumperCPU Fan Power Interface J10Power Monitor TAGReference Manual LittleBoard Accessing Bios Setup VGA Display IntroductionAccessing Bios Setup Serial Console Bios Setup Menu Item/TopicBios Menus Bios Setup Opening ScreenDate & Time Bios Configuration ScreenDrive Configurations and Boot Options Drive Assignment# of Floppy Drives Bios Settings Boot Order Drive and Boot OptionsKeyboard and Mouse Configuration User Interface OptionsUser Interface Memory Control Options MemoryPower Management and Advanced User Options Power ManagementAdvanced features On-Board Serial Ports On-Board LPT Port Video, Flat Panel, and Audio Options On-Board ControllersOn-Board Video PCI, Plug n Play, and Interrupt Assignments Chapter Bios Setup Chapter Bios Setup Chapter Bios Setup Splash Screen Customization Splash Screen Image RequirementsConverting the Splash Screen File \splashconvert convert.idf Appendix a Technical Support Method Contact InformationAppendix a Technical Support Connector Designation Pin # Mfg Part Number Appendix B Appendix C LAN Boot Option PXE Boot Agent Bios Setup Accessing PXE Boot Agent Bios SetupPXE Boot Agent Setup Screen PXE ConfigurationTCP/IP Configuration NetWare Configuration RPL ConfigurationCD-ROM CRTDocumentation and Support Software Doc & SW CD-ROM PostSupported features WDTReference Manual LittleBoard