JAI CV-A50, CV-A60 Input and Output Circuits, Video output, Trigger input, HD and VD input

Page 6

CV-A50 / CV-A60

5.3. Input and Output Circuits

In the following schematic diagrams the input and output circuits for video and timing signals are shown. Jumper settings are shown as for factory default. For alternative connections refer to “10.1. CV-A50/60 emulating CV-M50 interfacing.”

5.3.1. Video output

The video output is a 75 DC coupled circuit. The BNC connector and pin #4 on the 12-pin connector is in parallel. Avoid double termination. The video DC level is shown with 75 termination.

CXA1310

32

L

2µ7 75

82p

NC

#4/12

Video

 

300 mV

 

Output

 

 

 

 

BNC

 

420 mV

 

GND

 

 

 

 

 

 

 

 

 

 

 

 

Fig. 4. Video output.

 

 

 

5.3.2. Trigger input

 

 

 

 

 

 

The trigger input is AC coupled. To allow a

 

+12v

JP1

 

 

 

long pulse width, the input circuit is a flip

 

#11/12

JP4

100

 

+5V

flop, which is toggled by the negative or

Trigger

33k

positive differentiated spikes caused by

input

 

100n

 

 

 

 

 

 

 

the falling or rising trigger edges.

 

#5/6

 

100n

1k

TTL

The trigger polarity can be changed.

 

 

 

 

33k

 

 

NC

NC

 

100k

Trigger input level 4 V ±2 V.

 

 

 

 

 

 

 

 

 

 

The trigger-input impedance is 1 k.

 

GND

 

 

1n

1k

JP1 and JP4 are for alternative

 

 

 

 

 

GND

configuration for pin #10.

 

 

 

 

 

 

Fig. 5. Trigger input.

 

 

 

5.3.3. HD and VD input

From VD HD

output

+5V

The input circuit for external HD and VD signals are shown. It can be 75 terminated by closing SW2. SW1 will switch to output the internal HD and VD signal.

HD and VD input level is 4 V ±2 V.

 

 

 

 

 

 

 

 

VD HD

 

 

 

 

 

SW1

Input/output

 

 

 

 

NC

 

 

 

1k

GND

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

33k +

10µ 1k2

1n

75

47p

SW2

TTL

4k7

Fig. 6. HD and VD input.

5.3.4. HD, VD, PCLK, WEN and EEN output

Output circuit for these signals are 75 complementary emitter followers. It will deliver a full TTL signal. JP5 and JP3 are for alternative configuration for pin #10. Output level 4 V from 75. (No termination).

The WEN polarity can be changed.

10k

TTL

 

220

10

 

 

10

10k

 

+5V

 

 

VD, HD

SW1

67 WEN/ EEN

 

#6/6

 

JP2

PCLK #9/12

WEN #10/12 JP5 JP3

GND

Fig. 7. HD, VD, PCLK, WEN and EEN output.

- 5 -

Image 6
Contents CV-A50 / CV-A60 Table of Contents CV-A50 / CV-A60Main Features GeneralStandard Composition Camera Housing and Dimensions Pin Multi-connector DC-IN/VIDEO OUT, EXT.HD/VD Pin Multi-connector Trigger and RS232CPin Assignment Trigger input Input and Output CircuitsVideo output HD and VD inputFunctions and Operations Basic functionsInput-output of HD/VD Signals Continuous Operation Non triggeredCV-A50 / CV-A60 Vertical timing details for interlaced. Ccir Vertical timing details for interlaced. EIA External Trigger Modes Start/stop Mode. TR=5Edge Pre-select Mode Important notes on using this modePulse Width Control Mode Pulse width control CcirPage Long Time Exposure Mode Long time exposure. Field accumulationStart/Stop Mode Start/stop mode. Interlaced with frame accumulationOther Functions Configuring the Camera RS-232C controlCV-A50/60 RS-232C command list Timing and shutter related commandsCamera Control Tool for CV-A50/60 Internal Switch and Jumper Settings Selecting termination of HD/VD input signals1 HD/VD input-output selection Specifications CV-A50C CV-A50E CV-A60C CV-A60ESpectral Sensitivity AppendixCV-A50 or CV-A60 emulating CV-M50 interfacing WEN out on pin 6 on 6 pin connector CV-A50/60 without sync on video outputPrecautions Typical CCD CharacteristicsUsers Record Camera type CV-A50/60