2-32 Service Guide
Table 2-4 M7101 Pin Descriptions (Continued)
Name No. Type Description
General purpose I/O interface(24)
General purpose I/O group B
GPIOB3
/IN_BRDYJ
(84) IBRDYJ Input. When DISPLAY is pulled low, this pin will be BRDYJ
input. It must be connected to CPU.
GPIOB2
/IN_INIT
(83) IINIT Input. When DISPLAY is pulled low, this pin will be INIT input.
GPIOB1
/IN_SMIJ
(82) ISMIJ Input. When DISPLAY is pulled low, this pin will be SMIJ
input.
GPIOB0
/IN_INTR
(81) ISMIJ Input. When DISPLAY is pulled low, this pin will be INTR
input.
General purpose I/O interface(24)
General purpose I/O group C
GPIOC[7:0] 80-77,
75-72 I/O General Purpose I/O group C. When these signals are set to
GPIOC[7:0], these signals can be programmed to be input or
output. Offset 0DDh D[7:0] control the I/O attribute. When
programmed to be output, offset 0DCh D[7:0] will set to
corresponding signal. When programmed to be input, the signal
can be read from the Offset 0DCh D[7:0] corresponding bits.
Offset 0DDh
D[n] = 0 : GPIOC[n]=input
GPIOC[n] value can be read from Offset 0DCh D[n]
1 : GPIOC[n]=Output
Offset 0DAh D[n] value will send to GPIOC[n]
"n" value is from 7 to 0
GPIOC7
/VCSJ
(80) IVGA Chip select. When offset 0F6h D12=0, this signal is GPIOC7.
When D12=1, this signal will become VCSJ.
When access to VGA memory range, VGA chip will set this signal to
active low. The internal circuit use this signal to monitor the VGA
active to restart the timer or generate SMIJ. No debounce is built in.
Low level detect.
GPIOC6
/SETUPJ
(79) ISetup switch. When offset 0F6h D11=0, this signal is GPIOC6.
When D11=1, this signal will become SETUPJ.
Setup switch input. A transition will generate setup switch SMIJ.
Debounce circuit is built in. Both rising and falling edges are
detected. Smith-trigger input.