CY7C1471BV33
CY7C1473BV33, CY7C1475BV33
Features
■No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
■Supports up to 133 MHz bus operations with zero wait states
■Data is transferred on every clock
■Pin compatible and functionally equivalent to ZBT™ devices
■Internally self timed output buffer control to eliminate the need to use OE
■Registered inputs for flow through operation
■Byte Write capability
■3.3V/2.5V IO supply (VDDQ)
■Fast
❐ 6.5 ns (for 133 MHz device)
■Clock Enable (CEN) pin to enable clock and suspend operation
■Synchronous
■Asynchronous Output Enable (OE)
■CY7C1471BV33, CY7C1473BV33 available in
■Three Chip Enables (CE1, CE2, CE3) for simple depth expansion
■Automatic power down feature available using ZZ mode or CE deselect
■IEEE 1149.1 JTAG Boundary Scan compatible
■Burst
■Low standby power
Selection Guide
Functional Description
The CY7C1471BV33, CY7C1473BV33, and CY7C1475BV33 are 3.3V, 2M x 36/4M x 18/1M x 72 synchronous flow through burst SRAMs designed specifically to support unlimited true
All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns (133 MHz device).
Write operations are controlled by two or four Byte Write Select (BWX) and a Write Enable (WE) input. All writes are conducted with
Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE) provide for easy bank selection and output
Description | 133 MHz | 117 MHz | Unit |
Maximum Access Time | 6.5 | 8.5 | ns |
|
|
|
|
Maximum Operating Current | 305 | 275 | mA |
|
|
|
|
Maximum CMOS Standby Current | 120 | 120 | mA |
|
|
|
|
Cypress Semiconductor Corporation • 198 Champion Court | • | San Jose, CA | • | |
Document #: |
| Revised March 05, 2008 |
[+] Feedback