b)Device pausing an Ultra DMA data out burst

1)The device shall not pause an Ultra DMA burst until at least one data word of an Ultra DMA burst has been transferred.

2)The device shall pause an Ultra DMA burst by negating DDMARDY-.

3)The host shall stop generating HSTROBE edges within tRFS of the device negating DDMARDY-.

4)If the device negates DDMARDY- within tSR after the host has generated an HSTROBE edge, then the device shall be prepared to receive zero or one additional data words. If the device negates DDMARDY- greater than tSR after the host has generated an HSTROBE edge, then the device shall be prepared to receive zero, one or two additional data words. The additional data words are a result of cable round trip delay and tRFS timing for the host.

5)The device shall resume an Ultra DMA burst by asserting DDMARDY-.

5.5.4.4Terminating an Ultra DMA data out burst

a)Host terminating an Ultra DMA data out burst

The following stops shall occur in the order they are listed unless otherwise specifically allowed (see 5.6.3.10 and 5.6.3.2 for specific timing requirements):

1)The host shall initiate termination of an Ultra DMA burst by not generating HSTROBE edges.

2)The host shall assert STOP no sooner than tSS after it last generated an HSTROBE edge. The host shall not negate STOP again until after the Ultra DMA burst is terminated.

3)The device shall negate DMARQ within tLI after the host asserts STOP. The device shall not assert DMARQ again until after the Ultra DMA burst is terminated.

4)The device shall negate DDMARDY- with tLI after the host has negated STOP. The device shall not assert DDMARDY- again until after the Ultra DMA burst termination is complete.

5)If HSTROBE is negated, the host shall assert HSTROBE with tLI after the device has negated DMARQ. No data shall be transferred during this assertion. The device shall ignore this transition on HSTROBE. HSTROBE shall remain asserted until the Ultra DMA burst is terminated.

6)The host shall place the result of its CRC calculation on DD (15:0) (see 5.5.5)

7)The host shall negate DMACK- no sooner than tMLI after the host has asserted HSTROBE and STOP and the device has negated DMARQ and DDMARDY-, and no sooner than tDVS after placing the result of its CRC calculation on DD (15:0).

8)The device shall latch the host's CRC data from DD (15:0) on the negating edge of DMACK-.

C141-E077-01EN

5 - 81

Page 148
Image 148
Fujitsu MPE3XXXAT manual Terminating an Ultra DMA data out burst

MPE3XXXAT specifications

The Fujitsu MPE3XXXAT series is a robust line of hard disk drives (HDDs) known for their reliability, performance, and advanced technology. Designed primarily for enterprise storage solutions, these drives cater to high-demand environments such as data centers, servers, and workstations. With capacities ranging from hundreds of gigabytes to several terabytes, the MPE3XXXAT series offers scalable storage options to accommodate a variety of applications.

One of the standout features of the MPE3XXXAT series is its high rotational speed. With most models operating at 7200 RPM, these drives ensure faster data access and improved read/write performance. This speed makes them ideal for applications requiring quick data retrieval, such as database management and data-intensive workloads. Furthermore, the series utilizes a Serial ATA (SATA) interface, which facilitates seamless connectivity and compatibility with a wide range of systems.

The Fujitsu MPE3XXXAT series is built with advanced technologies that enhance durability and longevity. Notably, the drives incorporate advanced error correction algorithms and vibration resistance features, which are crucial for maintaining data integrity over time. This is particularly important in multi-drive environments where vibrations from one drive can affect the performance of others. The drives are also designed with low power consumption in mind, contributing to energy savings without compromising performance.

In terms of data security, the MPE3XXXAT series supports various security features that protect against unauthorized access. These include ATA security features that enable password protection and robust encryption to safeguard sensitive information from potential breaches. This aspect is particularly significant for enterprises that handle confidential data and require stringent security measures.

The operational temperature range of the MPE3XXXAT drives is optimized for demanding environments, allowing them to function effectively in a variety of conditions. Their reliability is backed by an impressive Mean Time Between Failures (MTBF), which signifies their resilience and the manufacturer's commitment to quality.

Overall, the Fujitsu MPE3XXXAT series stands out as a reliable choice for enterprise storage needs. With its blend of high speed, capacity, durability, and security features, it addresses the challenges faced by modern data centers and businesses that require efficient data management solutions. Whether for backup, archival, or active data storage, the MPE3XXXAT series is designed to deliver consistent performance and peace of mind for users.