Chapter 7 Counters
© National Instruments Corporation 7-33 NI 6124/6154 User Manual
The filter setting for each input can be configured independently. On power
up, the filters are disabled. Figure7-30 shows an example of a low to high
transition on an input that has its filter set to 125 ns (N = 5).
Figure 7-30. Filter Example
Enabling filters introduces jitter on the input signal. For the 125 ns and
6.425 μs filter settings, the jitter is up to 25 ns. On the 2.56 ms setting, the
jitter is up to 10.025 μs.
When a PFI input is routed directly to RTSI, or a RTSI input is routed
directly to PFI, the SSeries device does not use t he filtered version of the
input signal.
Refer to the KnowledgeBase document, Digital Filtering with MS eries
and CompactDAQ, for more information about digital filters and counters.
To access this KnowledgeBase, go to ni.com/info and enter the info
code rddfms.
PrescalingPrescaling allows the counter to count a signal that is faster than the
maximum timebase of the counter. S Series devices offer 8X and 2X
prescaling on each counter (prescaling can be disabled). Each prescaler
consists of a small, simple counter that counts to eight (or two) and rolls
over. This counter can run faster than the larger counters, which simply
count the rollovers of this smaller counter. Thus, the prescaler acts as a
frequency divider on the Source and puts out a frequency that is one-eighth
(or one-half) of what it is accepting.
1 2 3 1 4 1 2 3 4 5
RT
S
I, PFI, or
PXI_STAR Terminal
Filter Clock
(40 MHz)
Filtered Input
Filtered input goes
high when terminal
is sampled high on
five consecutive filter
clocks.