1. General description

The PCA9665 serves as an interface between most standard parallel-bus
microcontrollers/microprocessors and the serial I2C-bus and allows the parallel bus
system to communicate bidirectionally with the I2C-bus. The PCA9665 can operate as a
master or a slaveand can be a transmitter or receiver. Communication with the I2C-bus is
carried out on a Byte or Buffered mode using interrupt or polled handshake. The
PCA9665 controls all the I2C-busspecific sequences, protocol, arbitration and timing with
no external timing element required.
The PCA9665 has the same footprint as the PCA9564 with additional features:
1 MHz transmission speeds
Up to 25 mA drive capability on SCL/SDA
68-byte buffer
I2C-bus General Call
Software reset on the parallel bus

2. Features

nParallel-bus to I2C-bus protocol converter and interface
nBoth master and slave functions
nMulti-master capability
nInternal oscillator trimmed to 15 % accuracy reduces external components
n1 Mbit/s and up to 25 mA SCL/SDA IOL (Fast-mode Plus (Fm+)) capability
nI2C-bus General Call capability
nSoftware reset on parallel bus
n68-byte data buffer
nOperating supply voltage: 2.3V to 3.6 V
n5 V tolerant I/Os
nStandard-mode and Fast-mode I2C-bus capable and compatible with SMBus
nESD protection exceeds 2000V HBM per JESD22-A114, 200 V MM per
JESD22-A115, and 1000 V CDM per JESD22-C101
nLatch-up testing is done to JEDEC Standard JESD78 which exceeds 100mA
nPackages offered: DIP20, SO20, TSSOP20, HVQFN20
PCA9665

Fm+ parallel bus to I2C-bus controller

Rev. 02 — 7 December 2006 Product data sheet