xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx
xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
PCA9665_2 © NXP B.V. 2006. All rights reserved.
Product data sheet Rev. 02 — 7 December 2006 39 of 91
NXP Semiconductors PCA9665
Fm+ parallel bus to I2C-bus controller
50h BC[6:0] data bytes
have been received;
ACK has been
returned for all the
bytes
Read data bytes
or 0 Totalnumber of bytes
to be received 0 0 0 X 1 BC[6:0] data bytes will be received, ACK bit
will be returned for all of them
Read data bytes
or 1 Totalnumber of bytes
to be received 0 0 0 X 1 BC[6:0] data bytes will be received, ACK bit
will be returned for all of them, except for the
last one where NACK bit will be returned
58h BC[6:0] data bytes
have been received;
ACK has been
returned for all the
bytes, except for the
lastone where NACK
bit has been returned
Read data bytes
or X X 1 0 0 X 1 Repeated STARTcondition will be transmitted
Read data bytes
or X X 0 1 0 X 1 STOP condition will be transmitted;
STO flag will be reset.
Read data bytes X X 1 1 0 X 1 STOP condition followed by a START
condition will be transmitted;
STO flag will be reset.
Table 36. Master Receiver Buffered mode (MODE= 1)
…continued
Status
code
(I2CSTA)
Status of the
I2C-bus and the
PCA9665
Application software response Next action taken by the PCA9665
To/from I2CDAT To/from I2CCOUNT To I2CCON
LB BC[6:0] STA STO SI AA MODE