PCA9665_2 © NXP B.V. 2006. All rights reserved.
Product data sheet Rev. 02 — 7 December 2006 77 of 91
NXP Semiconductors PCA9665
Fm+ parallel bus to I2C-bus controller
Fig 41. Definition of timing on the I2C-bus
SDA
SCL
002aab271
tf
SSr P S
tHD;STA
tLOW
tr
tSU;DAT
tf
tHD;DAT
tHIGH tSU;STA
tHD;STA tSP
tSU;STO
tr
tBUF

Rise and fall times refer to VIL and VIH.

Fig 42. I2C-bus timing diagram
SCL
SDA
tHD;STA tSU;DAT tHD;DAT
tf
tBUF
tSU;STA tLOW tHIGH
tVD;ACK
002aac696
protocol START
condition
(S)
bit 7
MSB bit 6 bit n bit 0 acknowledge
(A)
1/fSCL
tr
tVD;DAT tSU;STO
STOP
condition
(P)