PCA9665_2 © NXP B.V. 2006. All rights reserved.
Product data sheet Rev. 02 — 7 December 2006 78 of 91
NXP Semiconductors PCA9665
Fm+ parallel bus to I2C-bus controller
14. Test information

Test data are given inTable52.

RL=load resistance.

CL=load capacitance includes jig and probe capacitance.

RT=termination resistance should be equal to the output impedance ZO of the pulse

generators.

Fig 43. Test circuitry for switching times

Table 52. Test data

Test Load S1

CLRL

td(DV) 50pF 500 VDD×2

td(QZ) 50pF 500 open

Test data are given inTable53.

RL=load resistance. RL for SDA and SCL >1 k (3mA or less current).

CL=load capacitance includes jig and probe capacitance.

RT=termination resistance should be equal to the output impedance ZO of the pulse

generators.

Fig 44. Test circuitry for open-drain switching times

Table 53. Test data

Test Load S1

CLRL
td(DV) 50pF 1kVDD
td(QZ) 50 pF 1kVDD
tas(int) 50 pF 1kVDD
tdas(int) 50 pF 1kVDD
PULSE
GENERATOR
VO
CL
50 pF
RL
500
002aac694
RT
VI
VDD
DUT
RL
500
VDD × 2
open
VSS
PULSE
GENERATOR
VO
CL
50 pF
RL
1 k
002aac695
RT
VI
VDD
DUT
VDD
open
VSS