Intel IQ80219 manual Contents

Page 3

Intel® IQ80219 General Purpose PCI Processor Evaluation Platform

 

 

 

 

 

Contents

Contents

 

 

 

 

 

 

 

1

Introduction

..................................................................................................................................

13

 

1.1

Document Purpose and Scope

13

 

1.2

Related Documents

13

 

1.3

Electronic Information

14

 

1.4

Component References

14

 

1.5

Terms and Definitions

15

 

1.6

Intel®80219 General Purpose PCI Processor

16

 

1.7

Intel®IQ80219 Evaluation Platform Board Features

18

2

Getting Started

19

 

2.1

Kit Content

19

 

2.2

Hardware Installation

19

 

 

2.2.1

First-Time Installation and Test

19

 

 

2.2.2 Power and Backplane Requirements

19

 

2.3

Factory Settings

20

 

2.4

Development Strategy

20

 

 

2.4.1

Supported Tool Buckets

20

 

 

2.4.2

Contents of the Flash

20

 

2.5

Target Monitors

21

 

 

2.5.1

Redhat Redboot

21

 

 

2.5.2

ARM Firmware Suite

22

 

 

 

2.5.2.1

ARM Angel

23

 

 

 

 

2.5.2.1.1 Semihosting (File I/O)

23

 

2.6

Host Communications Examples

24

 

 

2.6.1

Serial-UART Communication

24

 

 

2.6.2

Ethernet-Network Communication

24

 

 

2.6.3

JTAG Debug Communication

25

 

 

2.6.4

GNUPro GDB/Insight

26

 

 

 

2.6.4.1

Communicating with Redboot

26

 

 

 

2.6.4.2

Connecting with GDB

28

 

 

2.6.5

ARM Extended Debugger

29

3

Hardware Reference Section

31

 

3.1

Functional Diagram

31

 

3.2

Board Form-Factor/Connectivity

32

 

3.3

Power

..................................................................................................................................

33

 

3.4

Memory Subsystem

34

 

 

3.4.1

DDR SDRAM

34

 

 

 

3.4.1.1

Battery Backup

34

 

 

3.4.2

Flash Memory Requirements

35

 

3.5

Intel®80219 General Purpose PCI Processor Operation Mode

36

 

3.6

Interrupt Routing

37

 

3.7

Intel®IQ80219 Evaluation Platform Board Peripheral Bus

38

 

 

3.7.1

Flash ROM

39

 

 

3.7.2

UART

40

 

 

3.7.3

HEX Display

41

Board Manual

3

Image 3
Contents November 13 Board ManualBoard Manual Contents Debug Interface Dram Exploring the CodeLab Debug Windows 100 119 Figures Tables Rstmode and Retry Operation Setting Summary105 Date Revision Description Revision HistoryThis Page Left Intentionally Blank Related Documents Document Purpose and ScopeComponent Reference Electronic InformationComponent References Electronic InformationTerms and Definitions Terms and DefinitionsDefinition Intel 80219 General Purpose PCI Processor Intel 80219 General Purpose PCI Processor Block DiagramIntroduction Intel IQ80219 Evaluation Platform Board Features Summary of FeaturesFeature Definition Power and Backplane Requirements Kit ContentHardware Installation First-Time Installation and TestSupported Tool Buckets Factory SettingsContents of the Flash Development StrategyTarget Monitors Redhat RedbootARM Firmware Suite Semihosting File I/O ARM AngelHost Communications Examples Serial-UART CommunicationEthernet-Network Communication Jtag Debug Communication Jtag Debug CommunicationGNUPro GDB/Insight Communicating with RedbootGetting Started GDB set remotebaud Connecting with GDBARM Extended Debugger This Page Left Intentionally Blank Bridge Functional DiagramIntel fi Giga EthernetBoard Form-Factor/Connectivity Form-Factor/Connectivity FeaturesPower Features PowerSupported Dimm Types Battery BackupDDR Memory Features Memory SubsystemFlash Memory Requirements Flash Memory RequirementsIntel 80219 General Purpose PCI Processor Operation Mode IQ80219 Interrupt routing Interrupt RoutingIntel IQ80219 Evaluation Platform Board Peripheral Bus Peripheral Bus FeaturesFlash ROM Flash ROM FeaturesUart Uart FeaturesHEX Display on the Peripheral Bus HEX DisplayRotary Switch Requirements Rotary SwitchBattery Status Buffer Requirements Battery StatusIntel 82544EI Gigabit Ethernet Controller Debug InterfaceConsole Serial Port Ethernet PortJtag Port Pin-out Logic-Analyzer ConnectorsJtag Debug 3.1 Jtag PortMictor J3F2 Micor J3F2 Signal/PinsMicor J2F1 Signal/Pins Schematic Signal NameMictor J2F1 Mictor J1C1 Micor J1C1 Signal/PinsMictor J3C1 Micor J3C1 Signal/PinsMictor J2C1 Micor J2C1 Signal/PinsReset Requirements/Schemes Board Reset SchemeSwitch Summary Switches and JumpersUser Defined Switches PCI-X Bridge Initialization SignalsPcix Initialization Summary Default Switch Settings Visual Connector Summary Jumper SummaryGeneral Purpose Input/Output Header S9E1-1 S9E1-2 S9E1-3 S9E1-4 S8E1-6 Operation Mode Secondary PCI/PCI-X Operation SettingsPrimary PCI/PCI-X Operation Settings Primary PCI/PCI-X Operation SettingsSwitch S7E1- 2/3 Detail Descriptions of Switches/JumpersSwitch S7E1- 6/7 Switch S7E1- 4/5S7E1-8 Switch S7E1Switch S7E1 8 Descriptions Switch S7E1 8 Settings and Operation ModeSwitch S8E1 Switch S8E1 6 Descriptions Switch S8E1 5 DescriptionsSwitch S8E1 5 Settings and Operation Mode Switch S8E1 5 Driver Mode Output ImpedancesSwitch S8E1 8 Settings and Operation Mode Switch S8E1 7 DescriptionsSwitch S8E1 7 Settings and Operation Mode Switch S8E1 8 DescriptionsSwitch S8E2 Switch S8E2 1/2Switch S9E1 4 Descriptions Switch S9E1Switch S9E1 13 Descriptions Switch S9E1 13 Settings and Operation ModeSwitch S1D1 1/2 Switch S4D1 1/2Switch S4D1 3/4 Jumper J1G2 Jumper J3E1Jumper J3G1 Jumper J9F1 Jumper J9E1This Page Left Intentionally Blank Private Device Configuration Private Device Configuration RequirementsIdsel Routing for Private Device Configuration Interrupt Routing for Secondary PCI-X Private Device Interrupt Routing for Private Device ConfigurationDram Components on the Peripheral BusDDR Memory Bias Voltage Minimum/Maximum Values Software Reference Address Read Register Write Register Uart Register SettingsHex Display Connection to Peripheral Bus Register Bitmap 7-Segment Display LSB FE85 0000h Write Only Ethernet Board Support Package BSP Examples Intel 80219 General Purpose PCI Processor Memory MapIntel General Purpose PCI Processor Memory Map Physical Address Range Description Redboot* Intel IQ80219 Memory MapRedboot Intel IQ80310 Physical Memory Map Redboot Intel IQ80219 Physical Memory Map VisualRedboot Intel IQ80310 Virtual Memory Map Redboot Intel IQ80219 Virtual Memory Map VisualRedboot Intel IQ80219 Files Redboot Intel IQ80219 DDR Memory Initialization Sequence Redboot Switching This Page Left Intentionally Blank IQ80310 and IQ80219 Comparisons This Page Left Intentionally Blank Introduction PurposeNecessary Hardware and Software Related Web Sites Hardware Setup SetupSoftware Flow Diagram Software SetupCreating a New Project New Project SetupConfiguration Overview Flashing with JtagUsing Flash Programmer Building an Executable File From Example Code Debugging Out of FlashRunning the CodeLab Debugger Launching and Configuring DebuggerDisplaying Source Code Manually Loading and Executing an Application ProgramUsing Breakpoints Stepping Through the Code Setting CodeLab Debug OptionsExploring the CodeLab Debug Windows Registers Window Watch WindowVariables Window Hardware Breakpoints Debugging BasicsHardware and Software Breakpoints Software BreakpointsExceptions/Trapping 104 Board Manual 105 106 Board Manual 107 Flash Memory Evaluation Board 108 Board Manual 109 110 Board Manual 111 112 Board Manual 113 114 Board Manual 115 116 4 4 Debug and Console Windows 118 Board Manual 119 3 C.9.3 Exceptions/Trapping