Analog Devices ADSP-BF538F system manual Register Value Function

Page 31

Using ADSP-BF538F EZ-KIT Lite

SDRAM registers are configured automatically through the debugger each time the processor is reset. The values in Table 1-2are used whenever SDRAM bank 0 is accessed through the debugger (for example, when viewing memory windows or loading a program). The numbers were derived for maximum flexibility and work for a system clock frequency between 54 MHz and 133 MHz.

Table 1-2. EZ-KIT Lite Session SDRAM Default Settings1

Register

Value

Function

 

 

 

 

 

 

EBIU_SDGCTL

0x0091998D

Calculated with SCLK = 133 MHz

 

 

16-bit data path

 

 

External buffering timing disabled

 

 

tWR = 2 SCLK cycles

 

 

tRCD = 3 SCLK cycles

 

 

tRP = 3 SCLK cycles

 

 

tRAS = 6 SCLK cycles

 

 

pre-fetch disabled

 

 

CAS latency = 3 SCLK cycles

 

 

SCLK1 disabled

 

 

 

EBIU_SDBCTL

0x00000025

Bank 0 enabled

 

 

Bank 0 size = 64 MB

 

 

Bank 0 column address width = 10 bits

 

 

 

EBIU_SDRRC

0x000003A0

Calculated with SCLK = 54 MHz

 

 

RDIV = 416 clock cycles

 

 

 

1 54 MHz <=SCLK <= 133 MHz.

 

To re-write the EBIU_SDGCTL register within the user code, first, place the chip in self-refresh (see the ADSP-BF538/ADSP-BF538F Blackfin Processor Hardware Reference). Clearing the appropriate checkbox on the Target Options dialog box, which is accessible through the Settings pull-down menu, disables the automatic and allows manual configuration. For more information, see online Help.

ADSP-BF538F EZ-KIT Lite Evaluation System Manual

1-9

Image 31
Contents ADSP-BF538F EZ-KIT Lite Evaluation System Manual Disclaimer Limited WarrantyTrademark and Service Mark Notice Copyright InformationRegulatory Compliance Page Contents ADSP-BF538F EZ-KIT Lite Hardware Reference ADSP-BF538F EZ-KIT Lite Evaluation System Manual Vii Index Preface Page Preface Page Intended Audience Purpose of This ManualWhat’s New in This Manual Manual ContentsSupported Processors Technical or Customer SupportMyAnalog.com Product InformationProcessor Product Information Title Description Related DocumentsRelated VisualDSP++ Publications Online Technical DocumentationAccessing Documentation From VisualDSP++ Printed Manuals Accessing Documentation From WebExample Description Notation ConventionsNotation Conventions Using ADSP-BF538F EZ-KIT Lite Can Interface on Default Configuration Package ContentsDefault Configuration Installation and Session Startup Installation and Session Startup Memory Map Evaluation License RestrictionsSdram Interface Sdram InterfaceRegister Value Function Flash Memory Flash MemoryCan Interface Audio Interface Elvis InterfaceLEDs and Push Buttons Background Telemetry Channel Example ProgramsADSP-BF538F EZ-KIT Lite Hardware Reference DSP System ArchitectureADSP-BF538F EZ-KIT Lite Hardware Reference External Bus Interface UnitProgrammable Flags SPORT0 InterfaceSPI Interface Uart InterfaceProgrammable Flag Connections Cont’d Ppidirctl for AV-Extender Flag Push Buttons SW10-13 on Expansion Interface Uart PortJtag Emulation Port Jumper and Switch SettingsUart Enable Switch SW4 Can Enable Switch SW2Flash Enable Switch SW6 Push Button Enable Switch SW5Audio Enable Switch SW7 FCE Enable Switch SW14PPI Direction Control JP1 Boot Mode Select Switch SW3Uart Loop Jumper JP9 Elvis Oscilloscope Configuration Switch SW1Channel SW8 Switch Position Default Audio Circuit Signal Elvis Function Generator Configuration Switch SW8Elvis Select Jumper JP8 Elvis Voltage Selection Jumper JP6LED and Push Button Locations Reset Push Button SW9Reset LED LED8 Power LED LED7Programmable Flag Push Buttons SW10-13 USB Monitor LED ZLED3 User LEDs LED2-6Connectors Can Connectors J5 and J11 Audio Connectors J9 and J10RS-232 Connector J6 Expansion Interface Connectors J1-3 Power Connector J7SPORT0 and SPORT1 Connectors P6 and P7 Jtag Connector ZP4PPI Connector P8 Wire Interface Connector P10 SPI Connector P9Timers Connector P11 UART1 Connector P12 Connectors ADSP-BF538F EZ-KIT Lite Bill of Materials FDS6990AS SOIC8 ADSP-BF538F EZ-KIT Lite Bill Of Materials CT7 AVX Vishay CRCW04024K70JNED Vishay CRCW060310K0JNEA Panasonic ERJ-3RSFR10V Panasonic ECJ-1VB1H222K ADSP-BF538F EZ-KIT Lite Title ADSP-BF538F EZ-KIT Lite SchematicDSP ADSP-BF538F EZ-KIT LiteRTC Vddext ADSP-BF538F EZ-KIT Lite DSP PowerADSP-BF538F EZ-KIT Lite Sdram and Flash MB SdramADSP-BF538F EZ-KIT Lite ADC and Audio ADCADSP-BF538F EZ-KIT Lite DAC and Audio OUT DACSheet 7 CanADSP-BF538F EZ-KIT Lite Push BUTTONS, Leds and Boot Mode DSP IO Current Jumperelvis ConnectorDSP Core Voltage & Current PFIDSP Jtag Header Expansion Interface Type BSerial Port Timers UartADSP-BF538F EZ-KIT Lite Stamp Connectors SportADSP-BF538F EZ-KIT Lite Misc Connectors Label ADSP-BF538F EZ-KIT Lite PowerIndex Index PPI SPI Uart Page Processors White Papers Technical Support Page Log MyAnalog Sharc Processor Leadership in Mflops per $ Performance Learning and Development Technical Library Page Blackfin Processor Development Tools Development Tools Support

ADSP-BF538F specifications

The Analog Devices ADSP-BF538F is a high-performance Blackfin processor that stands out in the realm of digital signal processing. This processor is designed specifically for applications that require intensive signal processing, such as audio and video encoding/decoding, industrial automation, and medical imaging. Its combination of processing power, low power consumption, and rich feature set makes it an ideal choice for embedded systems.

One of the main features of the ADSP-BF538F is its dual-core architecture, which allows for simultaneous execution of multiple threads. This architecture leverages the strengths of both RISC and SIMD (Single Instruction, Multiple Data) processing, enabling it to handle complex algorithms effectively. Additionally, the processor operates at clock speeds of up to 600 MHz, delivering impressive performance while maintaining energy efficiency.

Technologically, the ADSP-BF538F incorporates a diverse range of peripherals that enhance its versatility. It features integrated multimedia capabilities, including a video port for interfacing with cameras and displays, and a direct memory access (DMA) controller that facilitates rapid data transfer between memory and peripherals. This efficient data handling is critical in applications where real-time performance is essential.

The processor is equipped with rich memory resources, including up to 1 MB of on-chip SRAM and an external memory interface that supports various memory types, such as SDRAM and Flash. This ample memory capacity is crucial for application scenarios that require high-speed data processing and storage.

Power management is another key characteristic of the ADSP-BF538F. It features multiple power-saving modes that allow developers to optimize for energy efficiency without sacrificing performance. This makes it suitable for battery-operated devices where power consumption is a crucial consideration.

Furthermore, the ADSP-BF538F is designed with a development-friendly ecosystem, supporting various development tools and software. The processor is compatible with the VisualDSP++ development environment, which provides a comprehensive suite of application development tools, making it accessible for engineers to implement their projects efficiently.

In summary, the Analog Devices ADSP-BF538F is a cutting-edge signal processing solution that combines high-performance capabilities with energy efficiency. Its dual-core architecture, extensive peripherals, rich memory resources, and robust development support make it a powerful choice for a wide range of embedded applications. Whether in industrial, automotive, or consumer electronics, the ADSP-BF538F is poised to deliver outstanding performance and reliability.