Cypress CY7C1392CV18 Logic Block Diagram CY7C1393CV18, Logic Block Diagram CY7C1394CV18, 512K

Page 3

CY7C1392CV18, CY7C1992CV18

CY7C1393CV18, CY7C1394CV18

Logic Block Diagram (CY7C1393CV18)

D[17:0]

19

A(18:0)

K

K

DOFF

R/W

VREF

LD

BWS[1:0]

18

 

 

 

 

 

Write

Write

Address

 

Data Reg

Data Reg

Decode

512K x

512K x

Register

 

CLK

Write Add.

18 Array

18 Array

Gen.

Read Data Reg.

 

 

36

 

18

 

 

 

 

 

 

 

 

 

 

 

Control

 

 

 

18

Logic

 

 

 

 

 

 

 

 

 

Read Add. Decode

Reg.

Reg.

LD

Control R/W

Logic

C

C

 

 

CQ

Reg. 18

 

CQ

 

 

18

18

Q[17:0]

Logic Block Diagram (CY7C1394CV18)

D[35:0]

18

A(17:0)

K

K

DOFF

R/W

VREF

LD

BWS[3:0]

36

 

 

 

 

 

Write

Write

Address

 

Data Reg

Data Reg

Decode

256K x

256K x

Register

 

CLK

Write Add.

18 Array

18 Array

Gen.

Read Data Reg.

 

 

72

 

36

 

 

 

 

 

 

 

 

 

 

 

Control

 

 

 

36

Logic

 

 

 

 

 

 

 

 

 

Read Add. Decode

Reg.

Reg.

LD

Control R/W

Logic

C

C

 

 

CQ

Reg. 36

 

CQ

 

 

36

36

Q[35:0]

Document #: 001-07162 Rev. *C

Page 3 of 30

[+] Feedback

Image 3
Contents Selection Guide FeaturesConfigurations Functional DescriptionLogic Block Diagram CY7C1392CV18 CLKDoff Array Gen Read Data Reg Control Logic Block Diagram CY7C1393CV18Logic Block Diagram CY7C1394CV18 512KCY7C1992CV18 2M x Pin ConfigurationBall Fbga 13 x 15 x 1.4 mm Pinout CY7C1392CV18 2M xCY7C1394CV18 512K x CY7C1393CV18 1M xPin Definitions Pin Name Pin DescriptionSynchronous Read/Write input. When TDO for Jtag Power supply inputs to the core of the devicePower supply inputs for the outputs of the device Is referenced with respect toFunctional Overview Shows four DDR-II SIO used in an application Application ExampleComments Truth TableWrite Cycle Descriptions OperationInto the device. D359 remains unaltered Write cycle description table for CY7C1992CV18 followsWrite cycle description table for CY7C1394CV18 follows DeviceIeee 1149.1 Serial Boundary Scan Jtag Idcode State diagram for the TAP controller follows TAP Controller State DiagramTAP Electrical Characteristics TAP Controller Block DiagramTAP Timing and Test Conditions TAP AC Switching CharacteristicsRegister Name Bit Size Identification Register DefinitionsScan Register Sizes Instruction CodesBit # Bump ID Boundary Scan OrderPower Up Sequence in DDR-II Sram Power Up SequenceDLL Constraints Electrical Characteristics DC Electrical CharacteristicsMaximum Ratings AC Electrical Characteristics Input High Voltage Vref +Input LOW Voltage Vref Document # 001-07162 Rev. *C Parameter Description Test Conditions Fbga Unit CapacitanceThermal Resistance Parameter Description Test Conditions Max UnitLOW Switching CharacteristicsParameter Min Max HighDLL Timing Parameter Min Max Output TimesBurst Switching WaveformsOrdering Information 250 167 Ball Fbga 13 x 15 x 1.4 mm Package DiagramSales, Solutions, and Legal Information Worldwide Sales and Design Support Products PSoC SolutionsDocument History