Cypress CY7C1394CV18, CY7C1992CV18, CY7C1393CV18 manual Pin Definitions, Pin Name Pin Description

Page 6

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1392CV18, CY7C1992CV18

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1393CV18, CY7C1394CV18

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Pin Definitions

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Pin Name

IO

 

 

 

 

 

Pin Description

 

 

D[x:0]

Input-

Data input signals. Sampled on the rising edge of K and

 

clocks during valid write operations.

 

K

 

 

 

 

 

 

 

 

Synchronous

CY7C1392CV18 - D[7:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1992CV18 - D[8:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1393CV18 - D[17:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1394CV18 - D[35:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Input-

Synchronous load. This input is brought LOW when a bus cycle sequence is defined. This definition

 

 

LD

 

 

 

 

 

 

 

 

Synchronous

includes address and read/write direction. All transactions operate on a burst of 2 data (one clock period

 

 

 

 

 

 

 

 

 

of bus activity).

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0,

 

Nibble Write Select 0, 1 Active LOW (CY7C1392CV18 Only). Sampled on the rising edge of the K

 

 

NWS

 

 

 

NWS1

 

and K clocks during Write operations. Used to select which nibble is written into the device during the

 

 

 

 

 

 

 

 

 

current portion of the Write operations.Nibbles not written remain unaltered.

 

 

 

 

 

 

 

 

 

NWS0 controls D[3:0] and NWS1 controls D[7:4].

 

 

 

 

 

 

 

 

 

All Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write Select

 

 

 

 

 

 

 

 

 

ignores the corresponding nibble of data and it is not written into the device.

 

 

 

 

 

 

0,

Input-

Byte Write Select 0, 1, 2 and 3 Active LOW. Sampled on the rising edge of the K and

 

 

clocks during

 

 

BWS

K

 

 

BWS1,

Synchronous

write operations. Used to select which byte is written into the device during the current portion of the write

 

 

BWS2,

 

operations. Bytes not written remain unaltered.

 

 

BWS3

 

CY7C1992CV18 BWS0

controls D[8:0]

 

 

 

 

 

 

 

 

 

CY7C1393CV18 BWS0

controls D[8:0],

BWS

 

1 controls D[17:9]

.

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1394CV18 BWS0 controls D[8:0], BWS1 controls D[17:9],BWS2 controls D[26:18] and BWS3 controls

 

 

 

 

 

 

 

 

 

D[35:27].

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select

 

 

 

 

 

 

 

 

 

ignores the corresponding byte of data and it is not written into the device.

 

 

A

Input-

Address inputs. Sampled on the rising edge of the K clock during active read and write operations. These

 

 

 

 

 

 

 

 

Synchronous

address inputs are multiplexed for both read and write operations. Internally, the device is organized as

 

 

 

 

 

 

 

 

 

2M x 8 (2 arrays each of 1M x 8) for CY7C1392CV18, 2M x 9 (2 arrays each of 1M x 9) for CY7C1992CV18,

 

 

 

 

 

 

 

 

 

1M x 18 (2 arrays each of 512K x 18) for CY7C1393CV18 and 512K x 36 (2 arrays each of 256K x 36)

 

 

 

 

 

 

 

 

 

for CY7C1394CV18. Therefore, only 20 address inputs are needed to access the entire memory array of

 

 

 

 

 

 

 

 

 

CY7C1392CV18 and CY7C1992CV18, 19 address inputs for CY7C1393CV18 and 18 address inputs for

 

 

 

 

 

 

 

 

 

CY7C1394CV18. These inputs are ignored when the appropriate port is deselected.

 

 

Q[x:0]

Outputs-

Data output signals. These pins drive out the requested data during a read operation. Valid data is driven

 

 

 

 

 

 

 

 

Synchronous

out on the rising edge of both the C and C clocks during read operations, or K and K when in single clock

 

 

 

 

 

 

 

 

 

mode. When the read port is deselected, Q[x:0] are automatically tri-stated.

 

 

 

 

 

 

 

 

 

CY7C1392CV18 Q[7:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1992CV18 Q[8:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1393CV18 Q[17:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1394CV18 Q[35:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Input-

Synchronous Read/Write input. When

 

 

is LOW, this input designates the access type (read when

 

 

R/W

LD

 

 

 

 

 

 

 

 

Synchronous

R/W is HIGH, write when R/W is LOW) for the loaded address. R/W must meet the setup and hold times

 

 

 

 

 

 

 

 

 

around the edge of K.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CInput Clock Positive input clock for output data. C is used in conjunction with C to clock out the read data from the device. C and C can be used together to deskew the flight times of various devices on the board back to the controller. See Application Example on page 9 for further details.

CInput Clock Negative input clock for output data. C is used in conjunction with C to clock out the read data from the device. C and C can be used together to deskew the flight times of various devices on the board back to the controller. See Application Example on page 9 for further details.

KInput Clock Positive input clock input. The rising edge of K is used to capture synchronous inputs to the device and to drive out data through Q[x:0] when in single clock mode. All accesses are initiated on the rising edge of K.

KInput Clock Negative input clock input. K is used to capture synchronous inputs being presented to the device and to drive out data through Q[x:0] when in single clock mode.

Document #: 001-07162 Rev. *C

Page 6 of 30

[+] Feedback

Image 6
Contents Functional Description FeaturesConfigurations Selection GuideLogic Block Diagram CY7C1392CV18 CLKDoff 512K Logic Block Diagram CY7C1393CV18Logic Block Diagram CY7C1394CV18 Array Gen Read Data Reg ControlCY7C1392CV18 2M x Pin ConfigurationBall Fbga 13 x 15 x 1.4 mm Pinout CY7C1992CV18 2M xCY7C1393CV18 1M x CY7C1394CV18 512K xPin Definitions Pin Name Pin DescriptionSynchronous Read/Write input. When Is referenced with respect to Power supply inputs to the core of the devicePower supply inputs for the outputs of the device TDO for JtagFunctional Overview Application Example Shows four DDR-II SIO used in an applicationOperation Truth TableWrite Cycle Descriptions CommentsDevice Write cycle description table for CY7C1992CV18 followsWrite cycle description table for CY7C1394CV18 follows Into the device. D359 remains unalteredIeee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram State diagram for the TAP controller followsTAP Controller Block Diagram TAP Electrical CharacteristicsTAP AC Switching Characteristics TAP Timing and Test ConditionsInstruction Codes Identification Register DefinitionsScan Register Sizes Register Name Bit SizeBoundary Scan Order Bit # Bump IDPower Up Sequence in DDR-II Sram Power Up SequenceDLL Constraints Electrical Characteristics DC Electrical CharacteristicsMaximum Ratings AC Electrical Characteristics Input High Voltage Vref +Input LOW Voltage Vref Document # 001-07162 Rev. *C Parameter Description Test Conditions Max Unit CapacitanceThermal Resistance Parameter Description Test Conditions Fbga UnitHigh Switching CharacteristicsParameter Min Max LOWParameter Min Max Output Times DLL TimingSwitching Waveforms BurstOrdering Information 250 167 Package Diagram Ball Fbga 13 x 15 x 1.4 mmSales, Solutions, and Legal Information Worldwide Sales and Design Support Products PSoC SolutionsDocument History