Cypress CY7C1992BV18, CY7C1393BV18, CY7C1394BV18, CY7C1392BV18 manual 167

Page 28

CY7C1392BV18, CY7C1992BV18

CY7C1393BV18, CY7C1394BV18

Ordering Information (continued)

Not all of the speed, package, and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

Speed

Ordering Code

Package

Package Type

Operating

(MHz)

Diagram

Range

167

CY7C1392BV18-167BZC

51-85180

165-Ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)

Commercial

 

 

 

 

 

 

CY7C1992BV18-167BZC

 

 

 

 

 

 

 

 

 

CY7C1393BV18-167BZC

 

 

 

 

 

 

 

 

 

CY7C1394BV18-167BZC

 

 

 

 

 

 

 

 

 

CY7C1392BV18-167BZXC

51-85180

165-Ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Pb-Free

 

 

 

 

 

 

 

CY7C1992BV18-167BZXC

 

 

 

 

 

 

 

 

 

CY7C1393BV18-167BZXC

 

 

 

 

 

 

 

 

 

CY7C1394BV18-167BZXC

 

 

 

 

 

 

 

 

 

CY7C1392BV18-167BZI

51-85180

165-Ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)

Industrial

 

 

 

 

 

 

CY7C1992BV18-167BZI

 

 

 

 

 

 

 

 

 

CY7C1393BV18-167BZI

 

 

 

 

 

 

 

 

 

CY7C1394BV18-167BZI

 

 

 

 

 

 

 

 

 

CY7C1392BV18-167BZXI

51-85180

165-Ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Pb-Free

 

 

 

 

 

 

 

CY7C1992BV18-167BZXI

 

 

 

 

 

 

 

 

 

CY7C1393BV18-167BZXI

 

 

 

 

 

 

 

 

 

CY7C1394BV18-167BZXI

 

 

 

 

 

 

 

 

Document #: 38-05623 Rev. *D

Page 28 of 31

[+] Feedback

Image 28
Contents Features ConfigurationsFunctional Description Selection GuideCLK Logic Block Diagram CY7C1392BV18Doff Logic Block Diagram CY7C1393BV18 Logic Block Diagram CY7C1394BV18512K Array Gen Read Data Reg ControlPin Configuration Ball Fbga 13 x 15 x 1.4 mm PinoutCY7C1392BV18 2M x CY7C1992BV18 2M xCY7C1393BV18 1M x CY7C1394BV18 512K xPin Name Pin Description Pin DefinitionsSynchronous Read/Write Input. When Power Supply Inputs to the Core of the Device Power Supply Inputs for the Outputs of the DeviceIs Referenced with Respect to TDO for JtagFunctional Overview Application Example Shows four DDR-II SIO used in an applicationTruth Table Write Cycle DescriptionsOperation CommentsWrite cycle description table for CY7C1992BV18 follows Write cycle description table for CY7C1394BV18 followsDevice Into the device. D359 remains unalteredIeee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram State diagram for the TAP controller followsTAP Controller Block Diagram TAP Electrical CharacteristicsTAP AC Switching Characteristics TAP Timing and Test ConditionsIdentification Register Definitions Scan Register SizesInstruction Codes Register Name Bit SizeBoundary Scan Order Bit # Bump IDPower Up Sequence Power Up Sequence in DDR-II SramDLL Constraints DC Electrical Characteristics Electrical CharacteristicsMaximum Ratings Input High Voltage Vref + AC Electrical CharacteristicsInput LOW Voltage Vref Document # 38-05623 Rev. *D Capacitance Thermal ResistanceParameter Description Test Conditions Max Unit Parameter Description Test Conditions Fbga UnitSwitching Characteristics Parameter Min MaxHigh LOWParameter Min Max Output Times DLL TimingSwitching Waveforms BurstOrdering Information 250 167 Package Diagram Ball Fbga 13 x 15 x 1.4 mmSYT Document HistoryNXR Sales, Solutions, and Legal Information Worldwide Sales and Design Support Products PSoC SolutionsVKN/PYRS USB