CY7C1346H
2-Mbit (64K x 36) Pipelined Sync SRAM
Features | Functional Description[1] |
•Registered inputs and outputs for pipelined operation
•64K × 36 common I/O architecture
•3.3V core power supply
•3.3V/2.5V I/O operation
•Fast
— 3.5 ns
•Provide
•
•Separate processor and controller address strobes
•Synchronous
•Asynchronous output enable
•Offered in
•“ZZ” Sleep Mode Option
The CY7C1346H SRAM integrates 64K x 36 SRAM cells with advanced synchronous peripheral circuitry and a
Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV).
Address, data inputs, and write controls are registered
The CY7C1346H operates from a +3.3V core power supply while all outputs also operate with either a +3.3V/2.5V supply. All inputs and outputs are
Logic Block Diagram |
|
|
|
|
|
|
|
| |
A0, A1, A | ADDRESS |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
| REGISTER |
| 2 | A[1:0] |
|
|
|
|
|
|
|
|
|
|
|
|
| ||
MODE |
|
|
|
|
|
|
|
|
|
ADV |
|
|
| Q1 |
|
|
|
|
|
CLK |
|
| BURST |
|
|
|
|
| |
|
| COUNTER |
|
|
|
|
| ||
|
| CLR | AND | Q0 |
|
|
|
|
|
ADSC |
|
| LOGIC |
|
|
|
|
| |
|
|
|
|
|
|
|
|
| |
ADSP |
|
|
|
|
|
|
|
|
|
| DQD,DQD |
|
| DQD ,DQPD |
|
|
|
|
|
BWD | BYTE |
|
| BYTE |
|
|
|
|
|
| WRITE REGISTER |
|
| WRITE DRIVER |
|
|
|
|
|
| DQC,DQPC |
|
| DQC ,DQPC |
|
|
|
| DQs |
BWC | BYTE |
|
| BYTE |
|
|
|
| |
|
|
|
|
| OUTPUT | DQPA | |||
| WRITE REGISTER |
|
| WRITE DRIVER | MEMORY | SENSE | OUTPUT | ||
|
|
| BUFFERS | ||||||
|
|
|
|
| ARRAY | REGISTERS | DQPB | ||
|
|
|
| DQB,DQPB | AMPS | E | |||
| DQB,DQPB |
|
|
|
|
| DQPC | ||
|
|
| BYTE |
|
|
|
| ||
BWB | BYTE |
|
|
|
|
|
| DQPD | |
|
| WRITE DRIVER |
|
|
|
| |||
| WRITE REGISTER |
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
| |
| DQA ,DQPA |
|
| DQA,DQPA |
|
|
|
|
|
|
|
| BYTE |
|
|
|
|
| |
BWA | BYTE |
|
|
|
|
|
|
| |
|
| WRITE DRIVER |
|
|
|
|
| ||
BWE | WRITE REGISTER |
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
| ||
GW |
|
|
|
|
|
|
|
| INPUT |
ENABLE | PIPELINED |
|
|
|
|
| REGISTERS | ||
CE1 | REGISTER |
|
|
|
|
|
| ||
ENABLE |
|
|
|
|
|
| |||
CE2 |
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
| |
CE3 |
|
|
|
|
|
|
|
|
|
OE |
|
|
|
|
|
|
|
|
|
ZZ | SLEEP |
|
|
|
|
|
|
|
|
CONTROL |
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
| |
Note: |
|
|
|
|
|
|
|
|
|
1. For
Cypress Semiconductor Corporation | • | 198 Champion Court • San Jose, CA | • | |
Document #: |
| Revised April 26, 2006 |
[+] Feedback